#### US005550076A # United States Patent [19] Chen [56] [11] Patent Number: 5,550,076 [45] **Date of Patent:** Aug. 27, 1996 [54] METHOD OF MANUFACTURE OF COAXIAL CAPACITOR FOR DRAM MEMORY CELL AND CELL MANUFACTURED THEREBY [75] Inventor: Chung-Zen Chen, Hsinchu, Taiwan [73] Assignee: Vanguard International Semiconductor Corp., Hsinchu, Taiwan [21] Appl. No.: **526,363** [22] Filed: Sep. 11, 1995 [51] **Int. Cl.**<sup>6</sup> ...... **H01L 21/70**; H01L 27/00 [52] **U.S. Cl.** ...... **437/52**; 437/60; 437/919 437/60, 919; 257/203, 206–210 References Cited ## U.S. PATENT DOCUMENTS | 5,049,957 | 9/1991 | Inoue et al | 437/52 | |-----------|---------|-------------|--------| | 5,053,351 | 10/1991 | Fazan et al | 437/52 | | 5,084,405 | 1/1992 | Fazan et al | 437/52 | | 5,278,091 | 1/1994 | Fazan et al | 437/52 | | 5,346,844 | 9/1994 | Cho et al | 437/52 | | | | | | Primary Examiner—H. Jey Tsai Attorney, Agent, or Firm—George O. Saile; Graham S. Jones, II # [57] ABSTRACT A DRAM capacitor is formed over a device with FOX regions and device areas with S/D regions. Form a planarization silicon oxide layer over the device and FOX areas covered with an etch stop layer and a first portion of a first capacitor plate over the planarization layer, a contact opening to the S/D areas by etching through the first capacitor layer and layers down to a S/D region. Form a second portion of a first plate over the device and through the contact opening into electrical and mechanical contact with one of the S/D areas, the second portion has exposed sidewalls and a top surface extending above the surface of the device. Form sacrificial spacers adjacent to the sidewalls of the second portion. Deposit a third portion of the first plate over the device. Etch back the third portion down to the etch stop layer to expose the sacrificial structure and remove the sacrificial structure. Form an interconductor dielectric layer and an upper capacitor plate extending between the second and third portions. ## 23 Claims, 8 Drawing Sheets FIG. FIG. 2B FIG. 2C FIG. 2D FIG. 2E FIG. 2F FIG. 2G FIG. 2H FIG. 3 FIG. 4A FIG. 4B FIG. 4C FIG. 4D FIG. 4E # METHOD OF MANUFACTURE OF COAXIAL CAPACITOR FOR DRAM MEMORY CELL AND CELL MANUFACTURED THEREBY #### BACKGROUND OF THE INVENTION #### 1. Field of the Invention This invention relates to the process of manufacture of integrated circuit (IC) semiconductor devices and more particularly to manufacture of coaxial capacitor structures in dynamic random access memory (DRAM) devices and the like. # 2. Description of Related Art U.S. Pat. No. 5,084,405 of Fazan et al for "Process to Fabricate a Double Ring Stacked Cell Structure" shows a double ring structure, so there are four sidewalls on the top of the bottom polysilicon layer. The process of that patent provides node contact etching after silicon layer 41 and silicon nitride layer 42, as shown in FIG. 5. See U.S. Pat. No. 5,346,844 of Cho et al for "Method for Fabricating Semiconductor Memory Device." # SUMMARY OF THE INVENTION In accordance with this invention, there are only three sidewalls on the top of the bottom layer of polysilicon, since the inner ring of the prior art has been transformed into a solid "bar-like" structure. In the process of this invention, node contact etching is $_{30}$ done after silicon dioxide, silicon nitride, the bottom portion of the lower capacitor plate layer and a TEOS glass layer. The steps which follow are altered by these initial stages of the process. In accordance with this invention, a method for fabricat- 35 ing a dynamic random access memory has a capacitor involves the following steps. Selectively form field oxide areas on the surface of a semiconductor substrate while leaving device areas for fabrication of field effect devices has gate electrode structures and source/drain structures. 40 Form a gate dielectric layer on the substrate in the device areas. Deposit a first layer of polysilicon on the field oxide areas and the device areas. Remove portions of the first polysilicon layer while leaving portions thereof for the gate structure in the device areas, and portions over the field 45 oxide areas. Form the source/drain structures within the device areas of the semiconductor substrate associated with the gate structures. Form a planarization silicon oxide layer over the device and field oxide areas. Form an etch stop layer over the planarization layer. Form a first portion of a first 50 capacitor plate doped polysilicon layer over the planarization layer. Form a contact opening to the source/drain structures by etching through the first capacitor layer and layers therebelow down to a the source/drain region. Form a second portion of a first capacitor plate comprising a doped 55 polysilicon layer over the device and through the contact opening into electrical and mechanical contact with one of the source/drain structures, the second portion has exposed sidewalls and a top surface extending above the surface of the device. Form sacrificial spacer structures adjacent to the 60 sidewalls of the second portion. Deposit a third portion of the first capacitor plate polysilicon layer over the device including the sacrificial structures and the first portion and the second portion into electrical and mechanical contact therewith, and providing doping thereof. Etch back the third 65 portion of the first capacitor plate down to the etch stop layer and exposing the sacrificial structure. Etch away the sacri2 ficial structure. Form a blanket interconductor dielectric layer over the device on the exposed surfaces of the device providing an exposed surface of the interconductor dielectric layer. Deposit an upper capacitor plate over the interconductor dielectric layer, the upper plate extending between the second and third portions. Preferably, the thickness of the first portion of the lower capacitor plate layer is between about 500 Å and about 1,000 Å; the thickness of the second portion of the lower capacitor plate layer is between about 1,000 Å and about 3,000 Å; and the thickness of the third portion capacitor plate layer is between about 500 Å and about 2,000 Å. Preferably, the etch stop layer is etched away before forming the interconductor dielectric layer. Preferably, following etching away the etch stop layer, the interconductor dielectric and the top plate electrode are deposited between the first portion and the planarization layer. Preferably, following formation of the sacrificial spacer structures the portion of the first portion not protected thereby is etched away. Preferably, the etch stop layer is wet etched away before forming the interconductor dielectric layer. Preferably, following wet etching of the etch stop layer, the interconductor dielectric and the top plate electrode are deposited between the first portion and the planarization layer. In accordance with another aspect of this invention a method for fabricating a dynamic random access memory has a capacitor comprises: Selectively form field oxide areas on the surface of a semiconductor substrate while leaving device areas for fabrication of field effect devices has gate electrode structures and source/drain structures. Form a gate dielectric layer on the substrate in the device areas. Deposit a first layer of polysilicon on the the field oxide areas and the device areas. Remove portions of the first polysilicon layer while leaving portions thereof for the gate structure in the device areas, and portions over the field oxide areas. Form the source/drain structures within the device areas of the semiconductor substrate associated with the gate structures. Form a planarization silicon oxide layer over the device and field oxide areas. Form an etch stop layer over the planarization layer. Form a first portion of a lower capacitor plate doped polysilicon layer over the planarization layer has a thickness between about 500 Å and about 1,000 Å, Form a glass layer formed by a TEOS process on the first portion has a thickness between about 5,000 Å and about 10,000 Å. Form a contact opening to the source/drain structures by etching through the glass layer, the first capacitor layer and layers therebelow down to a the source/drain region. Form a second portion of a first capacitor plate comprising a doped polysilicon layer over the device and through the contact opening into electrical and mechanical contact with one of the source/drain structures, the second portion has exposed sidewalls and a top surface extending above the surface of the device. Form sacrificial spacer structures adjacent to the sidewalls of the second portion. Deposit a third portion of the first capacitor plate doped polysilicon layer over the device including the sacrificial structures and the first portion and the second portion into electrical and mechanical contact therewith. Etch back the third portion of the first capacitor plate 5 down to the etch stop layer and exposing the sacrificial structure. Etch away the sacrificial structure. Form a blanket interconductor NO dielectric layer over the device on the exposed surfaces of the device providing <sup>10</sup> an exposed surface of the interconductor dielectric layer. Deposit an upper capacitor plate extending between the second and third portions, the upper plate comprising a doped polysilicon layer over the interconductor NO dielectric layer. Preferably, the thickness of the first portion of the lower capacitor plate layer is between about 500 Å and about 1,000 Å; the thickness of the second portion of the lower capacitor plate layer is between about 1,000 Å and about 3,000 Å; and the thickness of the third portion capacitor plate layer is between about 500 Å and about 2,000 Å. Preferably, the etch stop layer is etched away before forming the interconductor dielectric layer. Preferably, following etching away the etch stop layer, the 25 interconductor dielectric and the top plate electrode are deposited between the first portion and the planarization layer. Preferably, following formation of the sacrificial spacer structures the portion of the first portion not protected <sup>30</sup> thereby is etched Preferably, the etch stop layer is wet etched away before forming the interconductor dielectric layer. Preferably, following wet etching of the etch stop layer, the interconductor dielectric and the top plate electrode are deposited between the first portion and the planarization layer. Preferably, the etch stop layer has a thickness of about 500 Å; and/or the first portion has a thickness between about 500 $_{40}$ Å and about 1,000 Å. In accordance with still another aspect of this invention, a dynamic random access memory device has a capacitor formed thereon. There are field oxide areas on the surface of a semiconductor substrate with device areas for field effect 45 devices has gate structures and source/drain structures, with a gate dielectric layer on the substrate in the device areas. There is a first layer of polysilicon on the field oxide areas and the device areas patterned into the gate structure in the device areas, and portions over the field oxide areas. 50 The source/drain structures are formed within the device areas of the semiconductor substrate associated with the gate structures. A first oxide layer is formed over the device and field oxide areas. A planarization silicon oxide layer is formed over the device and field oxide areas. The capacitor 55 is formed with a contact opening to a source/drain structure etched through the device. A first portion of a first capacitor plate polysilicon layer is formed over the planarization layer. A second portion of a first capacitor plate comprises a polysilicon layer over the device which extends down 60 through the contact opening into electrical and mechanical contact with one of the source/drain structures and doping the second portion. The second portion has exposed sidewalls and a top surface extending above the surface of the device. A third portion of the first capacitor plate polysilicon 65 layer is formed over the device the first portion and the second portion into electrical and mechanical contact there4 with, and providing doping thereof spaced away from the sidewalls providing a space therebetween from the top of the device. A blanket interconductor dielectric layer is formed over the exposed surfaces of the lower plate the device providing an exposed surface of the interconductor dielectric layer. An upper capacitor plate is located over the interconductor dielectric layer extending between the second and third portions. An etch stop layer is sandwiched between the planarization layer and the first portion. Preferably, the etch stop layer has a thickness of about 500 $\mbox{\normalfont\AA}$ Preferably, the interconductor dielectric layer and the upper plate reach between the first portion and the planarization layer. #### BRIEF DESCRIPTION OF THE DRAWINGS The foregoing and other aspects and advantages of this invention are explained and described below with reference to the accompanying drawings, in which: FIG. 1 shows a device which both incorporates the features of this invention and which has been manufactured in accordance with the method of this invention. FIGS. 2A-2H illustrate a method of manufacture of the device of FIG. 1 in accordance with this invention. FIG. 3 shows a modification of the preferred embodiment of the invention shown in FIG. 1. FIGS. 4A-4E shows a set of process steps which are an alternative to the process of FIGS. 2E-2H. # DESCRIPTION OF THE PREFERRED EMBODIMENT FIG. 1 shows an embodiment of a device which both incorporates the features of this invention and which has been manufactured in accordance with the method of this invention. The method of manufacture of the device of FIG. 1 is described below with reference to FIGS. 2A-2H. FIG. 3 and FIG. 4E show modifications of the preferred embodiment of the invention shown in FIG. 1. The DRAM device 10 is shown with a field oxide (FOX) region 14 and a silicon dioxide gate oxide layer 20 formed on the surface of P-type silicon substrate 12. A first polysilicon layer has been formed over both the gate oxide layer 20 and FOX region 14 and patterned into a gate electrode 22G over layer 20 and interconnector 22I on region 14. The semiconductor substrate 12 is preferably composed of silicon having a (100) crystallographic orientation. The silicon 12 remains as a mesa surrounded by the sunken silicon dioxide or field oxide (FOX) pattern 14. The gate electrode 22G is provided for a transistor 19 seen in FIG. 2A and a conductor (or interconnector) structure 22I is provided on the surfaces of FOX 14 or elsewhere as seen in FIG. 2A to provide interconnections to other circuits. A P channel FET integrated circuit device could also be formed by simply substituting opposite doping types in place of those employed in the N channel embodiment shown in FIGS. 2A to 2H. Also, a CMOS FET could be formed, in a similar way, by making both N channel and P channel devices upon the same substrate. Then N- dopant ions are ion implanted to form N-lightly doped source/drain regions 16 and 18 in the portions of substrate 12 beneath the portion of the surface of substrate 12 which are not covered by control electrode 22G which acts as a self-aligned mask and the FOX regions 14 which also mask the portions of substrate 12 therebelow. A silicon dioxide structure 23 was formed on the first polysilicon layer interconnector 22I and gate electrode 22G. Dielectric spacers 24 were formed adjacent to gate electrode 22G and interconnector 22I. A BPSG layer 28, which has been planarized by a conventional heating process, covers the device prior to formation of plug 36. A thin film silicon nitride $\mathrm{Si}_3\mathrm{N}_4$ layer 30 covers the BPSG layer 28. A bottom polysilicon (poly 2-1) layer 34 was formed having a thickness of about 500 Å. The next layer is a silicon dioxide layer 35 formed by a $^{15}$ conventional TEOS process described above, and having a thickness between about 5,000 Å and 10,000 Å thick, and preferably about 5,000 Å thick. A node contact opening has been opened through the layers 30, 28, etc. down to the N- region 16. # Deposition of Node Contact Layer A blanket polysilicon layer **36** (P2-2) was deposited over the device **10** reaching down into the opening etched previously. Polysilicon layer **36** (P2-2) is preferably between about 1,000 Å and about 3,000 Å thick. The blanket polysilicon layer **36** (P2-2) was doped and etched to form a polysilicon plug **36** extending above the layers **28** and **29**. TEOS glass spacer spacers 37 have been formed adjacent 30 to the sidewalls of the plug 36. A blanket polysilicon layer 38 (P2-3) has been deposited over the device 10 in electrical and mechanical contact with the plug 36 (P2-2) and with the exposed surface of bottom polysilicon (P2-1) layer 34. Polysilicon layer 38 (P2-3) preferably has a thickness between about 500 Å and about 2,000 Å. The blanket polysilicon layer 38 (P2-3) has been doped. The polysilicon layer 38 (P2-3) has been etched back with the silicon nitride layer 30 serving as an etch stop layer. The result is a pair of upright polysilicon elements 38 adjacent to the spacers 37 with a similar cross sectional shape to the spacers 37. The device 10 is shown after sacrificial spacers have been 45 etched away to form openings 37' between the upright polysilicon elements 38 and the polysilicon plug 36. If at this point the silicon nitride layer has been wet etched away, the bottom plate of the crown can be enlarged to further increase the capacitor area. The key feature here is that the central plug or bar 36 is superior when we shrink the cap size rather than employing another narrow ring as has been done in the prior art. A conventional thin Nitride Oxide (NO) layer **49** of interconductor dielectric is formed next to permit formation electrical insulation from the upper capacitor plate **50**. Layer **49** has a thickness of about 20–50 Å. An *in-situ* polysilicon layer **50** forming the top plate of the DRAM capacitor has been deposited on the top of the surface of NO layer **49** to serve as a top plate electrode of the capacitor. Layer **50** is between about 500 Å and about 1.500 Å thick. # Process of Manufacture of Preferred Embodiment FIG. 2A illustrates the results of the initial stages of manufacture of a DRAM structure upon which the new 6 capacitor structure of this invention will be fabricated. A DRAM device 10 in an early stages of manufacture is shown with a field oxide (FOX) region 14 and a silicon dioxide gate oxide layer 20 formed on the surface of P-type silicon substrate 12 by a conventional process. A first blanket polysilicon layer has been formed over the gate oxide layer 20 and FOX region 14. (Later in the process, the blanket polysilicon layer is patterned to form a gate electrode 22G over gate electrode 20 and an interconnector 22I over FOX region 14, as explained below.) The semiconductor substrate 12 is preferably composed of silicon having a (100) crystallographic orientation. In an effort to simplify the description and the drawings the dielectric isolation between devices has been only partially shown and will not be described in detail, as it is conventional. For example, one method is described by E. Kooi in his U.S. Pat. No. 3,970,486 wherein certain selected surface portions of a silicon semiconductor substrate is masked against oxidation, and then the exposed unmasked surface is oxidized to grow a thermal oxide which in effect sinks into the silicon surface at the unmasked areas. The masked silicon remains as a mesa surrounded by the sunken silicon dioxide or field oxide (FOX) pattern 14. Then semiconductor devices can be provided in the silicon mesas according to the following processes. The surface of the silicon substrate 12 is thermally oxidized to form the desired thickness of gate oxide layer 20 having a preferred thickness between about 80 Å to 200 Å. Next, the first polysilicon layer (later to be formed into gate electrode 22G and conductor 22I) is blanket deposited by LPCVD (Low Pressure Chemical Vapor Deposition) method. The preferred thickness of the first polysilicon layer is between about 2,000 Å and about 4,000 Å. The first polysilicon layer can be doped by several methods. One method includes ion implanting with phosphorous or arsenic ions with a dose of between 5 E 15 ions/cm² and 10 E 15 ions/cm² at an energy of between 20 keV and 60 keV. Alternatively the polysilicon layer is doped with phosphorus oxychloride at a temperature of about 900° C. The device 10 is shown after a blanket first polysilicon layer has been deposited upon device 10. Then a blanket silicon dioxide ( $SiO_2$ ) layer was formed immediately after the blanket first polysilicon layer. Next a mask was formed to define a pattern and etch back the blanket silicon dioxide and first polysilicon layer forming polysilicon interconnector 22I over the FOX region 14 and polysilicon gate electrode 22G over the gate oxide 20. Layers 23 are formed over the interconnector 22I and the gate electrode 22G. Preferred conditions for forming the dielectric structures 23 are LPCVD deposition of TEOS or silane based CVD silicon oxide deposition at about 600° C. to 900° C. The preferred thickness of dielectric layer 20 is between about 500 to 2500 Å and a preferred thickness of about 1500 Å. The etching of the first polysilicon layer has been accomplished in accordance with the well known state of the art. The portions of first polysilicon layer unprotected by photoresist mask segments have been removed by anisotropic etching techniques, as is conventional in the art to provide a desired pattern. The etching leaves the gate electrode 22G for a transistor 19 seen in FIG. 2A and the conductor (or interconnector) structure 22I on the FOX 14 surfaces or elsewhere as seen in FIG. 2A. The source/drain structure of the MOSFET 19 is then formed by steps which lead to the formation of an N channel FET integrated circuit device. However, it is well understood by those skilled in the art that a P channel FET integrated circuit device could also be formed by simply substituting opposite doping types in place of those employed in the N channel embodiment shown in FIGS. 2A to 2H. Also, a CMOS FET could be formed, in a similar way, by making both N channel and P channel devices upon the same substrate. N-dopant ions have been ion implanted to form N-lightly doped source/drain regions 16 and 18 in the portions of substrate 12 beneath the portion of the surface of substrate 12 which are not covered by control electrode 22G which acts as a self-aligned mask and the FOX regions 14 which also mask the portions of substrate 12 therebelow. Lithographic masks (not shown) may be required to protect the areas not to be subjected to that particular N- ion implantation. The formation of the lithographic masks is done by conventional lithography and etching techniques. The N-lightly doped drain implantation is done with, for example, phosphorous p<sup>31</sup> at a dose of between 1 E 13 atoms/cm<sup>2</sup> and 10 E 13 atoms/cm<sup>2</sup> and with an energy of between about 30 keV and about 80 keV. Next, a blanket silicon dioxide spacer layer has been formed on the device **10** in the conventional manner. A low temperature silicon oxide deposition is preferred, such as through the chemical vapor deposition of tetraethoxysilane (TEOS) at a temperature in the range of between about 650° C. and about 900° C. Other silicon oxide deposition methods include silane based LPCVD. The thickness of the dielectric silicon dioxide spacer layer is between about 1,000 Å and 2,000 Å, and preferably about 1,500 Å. Then dielectric spacers are formed from the blanket silicon dioxide spacer layer by a process of anisotropic of etching of the spacer layer producing a set of dielectric spacers 24 on the sidewalls of the gate electrode 22G and conductor structure 22I. The preferred process of anisotropic etching employs a conventional reactive ion etching ambient as will be well understood by those skilled in the art. Then a blanket silicon dioxide layer **26** is formed by TEOS (C1-TEOS.) A low temperature silicon oxide deposition is preferred, such as through the chemical vapor deposition of tetraethoxysilane (TEOS) at a temperature in the range of between about 650° C. and about 900° C. The thickness of the dielectric silicon dioxide spacer layer is between about 1,000 Å and 2,000 Å thick, and preferably about 1,500 Å thick. Next, follow the steps of blanket deposition of a conventional BPSG layer **28**, heating the device **10** to cause BPSG layer **28** to flow in the conventional process. The BPSG layer **28** is deposited between about 5,000 Å and 10,000 Å thick, and preferably about 5,000 Å thick. Then the BPSG layer **28** is etched back to between about 3,000 Å and 5,000 Å thick, and preferably about 4,000 Å thick to reduce topography, i.e. planarize the surface of the BPSG layer **28** so that it has a high degree of flatness. Subsequently, the device is coated with a thin film silicon nitride $\mathrm{Si}_3\mathrm{N}_4$ layer 30 having a thickness of about 200 Å. The $\mathrm{Si}_3\mathrm{N}_4$ layer 30 is formed by the LPCVD method. The purpose of having $\mathrm{Si}_3\mathrm{N}_4$ layer 30 is to provide an interface between the BPSG layer 28 and polysilicon layer 34 which is required because it is used as an etch stop layer in the following $\mathrm{SiO}_2$ etch step to protect the underlying oxide. Next, the bottom polysilicon (poly 2-1) layer 34 is formed having a thickness of between about 500 Å and about 1000 $\mathring{\text{A}}$ The next layer is a silicon dioxide layer 35 formed by a conventional TEOS process described above, and having a 65 thickness between about 2,000 Å and 10,000 Å thick, and preferably about 5,000 Å thick. 8 Finally a node contact photoresist mask 33 with an opening 33' centered over the source/drain region 16 of transistor 19 is applied over the device 10 to prepare for etching a node contact through layers 35, 34, 30, 28, and 26 down to the surface of source/drain region 16 of transistor 19 FIG. 2A shows the device 10 with the node contact opening 33" described above shown in phantom where it is to be etched by a process of etching. The process used is selected from the group consisting of RIE, CVD, APCVD, and LPCVD, using a gas selected from the group consisting of CF<sub>4</sub> and Cl<sub>2</sub> gases in a low pressure chamber. A series of more than one etching process is required to go through these layers, with one step for the silicon dioxide, one step for the polysilicon, and one for the silicon nitride. Then the mask 33 is removed leaving the TEOS glass layer 35 with the opening 33" extending therethrough down to N-region 16. # Deposition of Node Contact Layer A blanket polysilicon layer 36 (P2-2) is deposited over the device 10 reaching down into the opening 33" etched previously. Polysilicon layer 36 (P2-2) is preferably blanket deposited by an LPCVD (Low Pressure Chemical Vapor Deposition) method. The preferred thickness of the blanket polysilicon layer is between about 1,000 Å and about 3,000 Å thick. The blanket polysilicon layer **36** (P2-2) can be doped by several methods. One method includes ion implanting with phosphorous or arsenic ions with a dose of between 5 E 15 ions/cm<sup>2</sup> and 10 E 15 ions/cm<sup>2</sup> at an energy of between 20 keV and 60 keV. Alternatively the polysilicon layer is doped with phosphorus oxychloride at a temperature of about 900° C. The deep portion of polysilicon (p2-2) layer **36** doped at the bottom of hole **33**" by diffusion of the dopant. FIG. 2C shows the device of FIG. 2B after the polysilicon layer 36 (P2-2) has been etched back to form a polysilicon plug within the layer 35. FIG. 2D shows the device of FIG. 2C after the TEOS glass layer 35 has been wet etched to remove the layer 35 completely. The wet etchant is used is conventional buffered hydrogen fluoride (HF.) After etching is complete, the etchant is flushed or removed from the surface with deionized water cleaning. Then a blanket spacer layer (not shown) of TEOS glass is formed one of the processes described above with a thickness between about 500 Å and 2,500 Å thick, and preferably about 1,000 Å thick. Next, the blanket TEOS glass spacer layer is etched to form spacers 37 adjacent to the sidewalls of the plug 36. The etching is performed by a conventional process of anisotropic etching of the spacer layer produces the dielectric spacers 37. The preferred process of anisotropic etching employs a conventional reactive ion etching ambient gas selected from the group consisting of methane gas (CF<sub>4</sub>) and oxygen gas ( $O_2$ ), as will be well understood by those skilled in the art. FIG. 2E shows the device of FIG. 2D after the blanket polysilicon layer 38 (P2-3) has been deposited over the device 10 in electrical and mechanical contact with the plug 36 (P2-2) and with the exposed surface of bottom polysilicon (P2-1) layer 34, aside from the spacers 37, which are temporarily buried under the layer 38. Polysilicon layer 38 (P2-3) is preferably blanket deposited by LPCVD (Low Pressure Chemical Vapor Deposition) method. The preferred thickness of the polysilicon layer 38 is between about 500 Å and about 2,000 Å. The blanket polysilicon layer 38 (P2-3) can be doped by several methods. One method includes ion implanting with phosphorous or arsenic ions with a dose of between 5 E 15 ions/cm<sup>2</sup> and 10 E 15 ions/cm<sup>2</sup> at an energy of between 20 keV and 60 keV. Alternatively the polysilicon layer 38 is doped with phosphorus oxychloride at a temperature of about 900° C. FIG. 2F shows the device of FIG. 2E after the blanket polysilicon layer 38 (P2-3) has been etched back with the silicon nitride layer 30 serving as an etch stop layer. The result is a pair of upright polysilicon elements 38 adjacent to the spacers 37 with a similar cross sectional shape to the spacers 37. The layer 38 has been etched by a process of plasma etching with a gas selected from the group consisting of chlorine gas ( $Cl_2$ ) or methane gas ( $CF_4$ ) at a pressure of between about 50 mTorr and about 400 mTorr. FIG. 2G shows the device of FIG. 2F after the TEOS glass spacers 37 have been etched away to form openings 37' between the upright polysilicon elements 38 and the polysilicon plug 36. The spacers 37 have been etched away in a wet etching process using buffered hydrogen fluoride (HF) as the etchant. After etching is complete, the etchant is flushed or removed from the surface with deionized water cleaning. If at this point the silicon nitride layer is wet etched away, the bottom plate of the crown can be enlarged to further increase the capacitor area. The key feature here is that the central plug or bar 36 is superior when we shrink the cap size rather than employing another narrow ring as has been done in the prior art. FIG. 2H shows the device of FIG. 2G after the formation of a conventional thin Nitride Oxide (NO) layer 49 of <sup>35</sup> interconductor dielectric. The NO layer 49 comprises two layers, i.e Silicon Nitride/ Silicon Oxide including as follows: - N Nitride formed at 700°-800° C. by LPCVD - O Thermal oxide formed by thermal oxidation or CVD with a thickness of about 10–20 Å at about 900° C. for 10 minutes. Then a blanket *in-situ* doped polysilicon layer **50** has been deposited on the top of the surface of NO layer **49** to serve 45 as a top plate electrode of the capacitor. Layer **50** is between about 500 Å and about 1,500 Å thick. Polysilicon layer ${\bf 50}$ is the top plate of the DRAM capacitor of this invention. The back-end process steps include planarization, after 50 the top plate is formed, bit line, metal, passivation, etc. as will be well understood by those skilled in the art. # Alternative Process FIGS. 4A-4E shows a set of process steps which are an alternative to the process of FIGS. 2E-2H which are based upon the etching away of the exposed portion of the polysilicon layer 34 which are exposed after the step of forming the spacers 37, as shown in FIG. 4A. FIG. 4B is analogous to FIG. 2E and the same process steps have been performed, with the exception that the layer 34 does not extend beyond the layer 37. FIG. 4C is analogous to FIG. 2F and the same process steps have been performed. FIG. 4D is analogous to FIG. 2G and the same process steps have been performed. FIG. 4E is analogous to FIG. 2H and the same process steps have been performed. FIG. 3 shows the result of an alternative process in which the silicon nitride layer 30 has been etched away after the process step of FIG. 2G, leaving an undercut under layer 34, i.e. layer 34 is temporarily cantilevered over the BPSG layer 28 after layer 30 has been etched away. Then the NO layer 49 is formed over the exposed surfaces of the device 10 before the formation of the top electrode plate 50, which because of the space left after layer 30 was etched away forms beneath layer 34. It is in this way that plate 50 underlies the lower surface of layer 34. This embodiment and the process which produced it has the advantage that the capacitance is increased further by the area at the bottom of the crown. The bottom capacitor plate portions 1, 2 and 3 (layers 34, 36, 38 and FIG. 2H) of the bottom polysilicon (poly 2) plate can be doped in an *in situ* POC13 doping process. Alternatively, an ion implantation process can be used to dope the bottom plate of the capacitor. A material with a high dielectric value such as $\text{Ta}_2\text{O}_5$ can be used as the dielectric layer 49 for the capacitor in place of the ON layer described above. The TEOS formed silicon dioxide layer 23 above the polysilicon gate 22G is deposited directly after the deposition of the polysilicon for the gate 22G. While this invention has been described in terms of the above specific embodiment(s), those skilled in the art will recognize that the invention can be practiced with modifications within the spirit and scope of the appended claims, i.e. that changes can be made in form and detail, without departing from the spirit and scope of the invention. Accordingly all such changes come within the purview of the present invention and the invention encompasses the subject matter of the claims which follow. Having thus described the invention, what is claimed as new and desirable to be secured by Letters Patent is as follows: 1. A method of fabricating a dynamic random access memory having a capacitor comprising: selectively forming field oxide areas on a surface of a semiconductor substrate while leaving device areas for fabrication of field effect devices having gate electrode structures and source/drain structures; forming a gate dielectric layer on said substrate in said device areas; depositing a first layer of polysilicon on said field oxide areas and said device areas; removing portions of said first polysilicon layer while leaving portions thereof for said gate electrode structures in said device areas, and portions over said field oxide areas; forming said source/drain structures within said device areas of said semiconductor substrate associated with said gate electrode structures; forming a planarization silicon oxide layer over sad device areas and said field oxide areas, forming an etch stop layer over said planarization layer, forming a first portion of a lower capacitor plate doped polysilicon layer over said planarization layer, forming a glass layer on said first portion, forming a contact opening to said source/drain structures by etching through said glass layer, said first portion and etch stop and planarization layers therebelow down to one of said source/drain structures, forming a second portion of said lower capacitor plate comprising a polysilicon plug completely within said glass layer by etching a doped polysilicon layer formed over said substrate and through said contact opening into electrical and mechanical contact with one of said source/drain structures, said second portion having exposed sidewalls and a top surface extending above surface of said first portion of said lower capacitor plate after removing said glass layer, - forming sacrificial spacer structures adjacent to said 10 exposed sidewalls of said second portion of said lower capacitor plate, - depositing a third portion of said lower capacitor plate polysilicon layer over said substrate including said sacrificial spacer structures and said first portion and said second portion into electrical and mechanical contact therewith, and providing doping thereof, - etching back said third portion of said lower capacitor plate down to said etch stop layer and exposing said sacrificial spacer structures leaving upright elements from said third portion adjacent to said sacrificial spacer structures, then etching away said sacrificial spacer structures, - forming a blanket interconductor dielectric layer over said substrate after etching away said sacrificial spacer <sup>25</sup> structures providing an exposed surface of said interconductor dielectric layer, - depositing an upper capacitor plate over said exposed interconductor dielectric layer, said upper capacitor plate extending between said second and third portions. - 2. The method of claim 1 wherein a thickness of said first portion of said lower capacitor plate layer is between about 500 Å and about 1,000 Å. - 3. The method of claim 2 wherein a thickness of said second portion of said lower capacitor plate layer is between about 1,000 Å and about 3,000 Å. - 4. The method of claim 3 wherein a thickness of said third portion of said lower capacitor plate layer is between about 500 Å and about 2,000 Å. - 5. The method of claim 4 wherein said etch stop layer is wet etched away before forming said interconductor dielectric layer. - **6.** The method of claim **5** wherein following etching away said etch stop layer, said interconductor dielectric and said upper capacitor plate are deposited between said first portion and said planarization layer. - 7. The method of claim 1 wherein following formation of said sacrificial spacer structures a portion of said first portion not protected thereby is etched away. - **8**. The method of claim **1** wherein said etch stop layer is wet etched away before forming said interconductor dielectric layer. - 9. The method of claim 8 wherein following wet etching of said etch stop layer, said interconductor dielectric and said upper capacitor plate are deposited between said first portion and said planarization layer. - 10. A method of fabricating a dynamic random access memory having a capacitor comprising: - selectively forming field oxide areas on a surface of a semiconductor substrate while leaving device areas for fabrication of field effect devices having gate electrode structures and source/drain structures; - forming a gate dielectric layer on said substrate in said device areas; - depositing a first layer of polysilicon on said field oxide areas and said device areas; 12 - removing portions of said first polysilicon layer while leaving portions thereof for said gate electrode structures in said device areas, and portions over said field oxide areas; - forming said source/drain structures within said device areas of said semiconductor substrate associated with said gate electrode structures; - forming a planarization silicon oxide layer over said device areas and said field oxide areas, - forming an etch stop layer over said planarization layer, forming a first portion of a lower capacitor plate doped polysilicon layer over said planarization layer having a thickness between about 500 Å and about 1,000 Å, - forming a glass layer formed by a TEOS process on said first portion having a thickness between about 5,000 Å and about 10,000 Å, - forming a contact opening to said source/drain structures by etching through said glass layer, said first potion of said lower capacitor layer and etch stop and planarization layers therebelow down to one of said source/drain structures, - forming a second portion of said lower capacitor plate comprising a polysilicon plug completely within said glass layer by etching a doped polysilicon layer formed over said substrate and through said contact opening into electrical and mechanical contact with one of said source/drain structures, said second portion having exposed sidewalls and a top surface extending above a surface of said first portion of said lower capacitor plate after removing said glass layer, - forming sacrificial spacer structures adjacent to said exposed sidewalls of said second portion of said lower capacitor plate, - depositing a third portion of said lower capacitor plate doped polysilicon layer over said substrate including said sacrificial spacer structures and said first portion and said second portion into electrical and mechanical contact therewith, and providing doping thereof, - etching back said third portion of said lower capacitor plate down to said etch stop layer and exposing said sacrificial spacer structures leaving upright elements from said third portion adjacent to said sacrificial spacer structures, - then etching away said sacrificial spacer structures, - forming a blanket interconductor NO dielectric layer over said substrate after etching away said sacrificial spacer structures providing an exposed surface of said interconductor dielectric layer, - depositing an upper capacitor plate extending between said second and third portions, said upper capacitor plate comprising a doped polysilicon layer over said exposed interconductor NO dielectric layer. - 11. The method of claim 10 wherein a thickness of said second portion of said lower capacitor plate layer is between about 1,000 Å and about 3,000 Å. - 12. The method of claim 11 wherein a thickness of said third portion of said lower capacitor plate layer is between about 500 Å and about 2,000 Å. - 13. The method of claim 12 wherein said etch stop layer is wet etched away before forming said interconductor dielectric layer. - 14. The method of claim 10 wherein - said etch stop layer is etched away before forming said interconductor dielectric layer, and - following etching away said etch stop layer, said interconductor dielectric and said upper capacitor plate are - deposited between said first portion and said planarization layer. - 15. The method of claim 10 wherein following formation of said sacrificial spacer structures a portion of said first portion not protected thereby is etched away. - 16. The method of claim 10 wherein said etch stop layer is wet etched away before forming said interconductor dielectric layer. - 17. The method of claim 16 wherein following wet etching of said etch stop layer, said interconductor dielectric 10 and said upper capacitor plate are deposited between said first portion, said second portion and said planarization layer. - 18. The method of claim 16 wherein said etch stop layer has a thickness of about 200 Å. - 19. The method of claim 18 wherein said second portion has a thickness between about 1000 Å and about 3,000 Å. - **20.** A method of fabricating a dynamic random access memory having a capacitor comprising: - selectively forming field oxide areas on a surface of a <sup>20</sup> semiconductor substrate while leaving device areas for fabrication of field effect devices having gate electrode structures and source/drain structures; - forming a gate dielectric layer on said substrate in said device areas; - depositing a first layer of polysilicon on said field oxide areas and said device areas; - removing portions of said first polysilicon layer while leaving portions thereof for said gate electrode struc- 30 tures in said device areas, and portions over said field oxide areas; - forming said source/drain structures within said device areas of said semiconductor substrate associated with said gate electrode structures; - forming a planarization silicon oxide layer over said device areas and said field oxide areas, - forming an etch stop layer over said planarization layer, forming a first portion of a lower capacitor plate doped polysilicon layer over said planarization layer, - forming a first glass layer on said first portion, - forming a contact opening to said source/drain structures by etching through said first glass layer, said first portion layer and etch stop and planarization layers 45 therebelow down to one of said source/drain structures, - forming a second portion of said lower capacitor plate comprising a polysilicon plug completely within said first glass layer by etching a doped polysilicon layer formed over said substrate and through said contact opening into electrical and mechanical contact with one of said source/drain structures, said second portion - having exposed sidewalls and a top surface extending above a surface of said first portion of said lower capacitor plate after removing said first glass layer, - forming sacrificial glass spacer structures adjacent to said exposed sidewalls of said second portion of said lower capacitor plate, - depositing a third portion of said lower capacitor plate doped polysilicon layer over said substrate including said sacrificial glass spacer structures and said first portion and said second portion into electrical and mechanical contact therewith, and providing doping thereof, - etching back said third portion of said lower capacitor plate down to said etch stop layer and exposing said sacrificial glass spacer structures leaving upright elements from said third portion adjacent to said sacrificial glass spacer structures, - then etching away said sacrificial glass spacer structures, forming a blanket interconductor dielectric layer over said substrate after etching away said sacrificial glass spacer structures providing an exposed surface of said interconductor dielectric layer, - depositing an upper capacitor plate extending between said second and third portions, said upper capacitor plate comprising a doped polysilicon layer over said exposed interconductor dielectric layer. - 21. The method of claim 20 wherein said etch stop layer is etched away before forming said interconductor dielectric layer. - 22. The method of claim 21 wherein following etching away said etch stop layer, said interconductor dielectric and said upper capacitor plate are deposited between said first portion and said planarization layer. - 23. The method of claim 20 wherein said etch stop layer is wet etched away before forming said interconductor dielectric layer, - following wet etching of said etch stop layer, said interconductor dielectric and said upper capacitor plate are deposited between said first portion and said planarization layer, - said etch stop layer has a thickness of about 200 Å, thickness of said first portion is between about 500 Å and about 1,000 Å, - thickness of said second portion of said lower capacitor plate layer is between about 1,000 Å and about 3,000 Å, and - thickness of said third portion of said lower capacitor plate layer is between about 500 Å and about 2,000 Å.