#### Active Pixel Sensors: Are CCD's Dinosaurs? Eric R. Fossum Jet Propulsion Laboratory, California Institute of Technology 4800 Oak Grove Drive, Pasadena, California 91109 USA #### **ABSTRACT** Charge-coupled devices (CCD's) are presently the technology of choice for most imaging applications. In the 23 years since their invention in 1970, they have evolved to a sophisticated level of performance. However, as with all technologies, we can be certain that they will be supplanted someday. In this paper, the Active Pixel Sensor (APS) technology is explored as a possible successor to the CCD. An active pixel is defined as a detector array technology that has at least one active transistor within the pixel unit cell. The APS eliminates the need for nearly perfect charge transfer -- the Achilles' heel of CCDs. This perfect charge transfer makes CCD's radiation "soft," difficult to use under low light conditions, difficult to manufacture in large array sizes, difficult to integrate with on-chip electronics, difficult to use at low temperatures, difficult to use at high frame rates, and difficult to manufacture in non-silicon materials that extend wavelength response. With the active pixel, the signal is driven from the pixel over metallic wires rather than being physically transported in the semiconductor. This paper makes a case for the development of APS technology. The state of the art is reviewed and the application of APS technology to future space-based scientific sensor systems is addressed. #### 1. INTRODUCTION The charge-coupled device (CCD), while presently the imager technology of choice in scientific applications, is a dinosaur doomed to extinction. The likely successor to CCD technology is the Active Pixel Sensor (APS) technology, just emerging in the most advanced imager laboratories in Japan for application to high-definition television (HDTV) and electronic still cameras. While APS technology is still in its infancy, it is easy to extrapolate to the demise of CCDs. The APS technology preserves all the desirable features of CCDs, yet circumvents the major weaknesses of CCD technology. The Achilles' heel of CCD technology is fundamental to its operation -- the need for the perfect transfer of charge across macroscopic distances through a semiconductor. Although CCDs have become a technology of choice for present-day implementation of imaging and spectroscopic instruments due to their high sensitivity, high quantum efficiency, and large format, it is well-known that they are a particularly difficult technology to master. The need for near-perfect charge transfer efficiency makes CCDs (1) radiation "soft," (2) difficult to reproducibly manufacture in large array sizes, (3) incompatible with the on-chip electronics integration requirements of miniature instruments, (4) difficult to extend the spectral responsivity range through the use of alternative materials, and (5) limited in their readout rate. A new imaging sensor technology that preserves the positive attributes of the CCD yet eliminates the need for charge transfer could quickly eclipse the CCD. Continued advancement in microlithography feature size reduction for the production of semiconductor circuits such as DRAMs and microprocessors since the invention of the CCD in 1970 enables the consideration of a new image sensor technology, called the Active Pixel Sensor (APS). In the new APS concept, one or more active transistors are integrated into the pixel of an imaging detector array, and buffer the photosignal as well as drive the readout lines. At any instant, only one row is active, so that power dissipation in the APS is less than that of the CCD. The physical fill-factor of the APS can be approximately 50% or higher, and the use of on-chip microlenses or binary optics can increase the effective fill-factor to over 80%. Sensitivity, read noise, and dynamic range are similar to the CCD. Thus, the APS preserves the high performance of the CCD but eliminates the need for charge transfer. The APS concept represents a significant revolution in scientific image acquisition. Since CCDs are used ubiquitously in imaging and spectroscopic instruments, the benefits of a technology not susceptible to the shortcomings of CCDs described above can be immense. This technology can enable a large step in the miniaturization of instrument systems by allowing a high degree of electronics integration on the focal-plane. Since the APS technology allows random-access (window-of-interest) capability, new guidance and navigation sensors can be envisioned. This paper explores APS technology. The limitations of CCDs due to the requirement for nearly perfect charge transfer are discussed. Related technologies to APS such as photodiode arrays, charge-injection devices, and hybrid infrared focal-plane arrays are also discussed. The APS concept is then introduced. Both lateral and vertical configurations are described. The advantages of APS technology are summarized. The state of the art of APS technology development is then addressed. CMD, BCMD, SIT, and other device structures are reviewed. Finally, applications of APS technology to projected NASA mission needs are described. #### 2. BACKGROUND # 2.1 What's wrong with CCDs The charge-coupled device (CCD), an electronic analog shift register, was invented in 1970. In the intervening 23 years, the CCD has become the primary technology used in scientific image sensors. The details of CCD technology are complex, even for students of semiconductor device physics. It is not possible to provide a complete description of CCD operation in this paper, but the interested reader is referred to texts such as that by Yang<sup>1</sup> or Tompsett<sup>2</sup>. The virtues of the CCD include its high sensitivity, high fill-factor, and large formats. The high sensitivity arises from a high net quantum efficiency of the order of 40%, the high fidelity of reading out the CCD, and the low noise output amplifier. Typical output amplifier noise is of the order of 5 electrons r.m.s. due to the low capacitance of the output sensing node. The high fill-factor of a CCD pixel (80%-100%) is due to the fact that the MOS photodetector is also used for the readout of the signal. The large format of CCDs (typically 1024x1024, and as high as 4096x4096<sup>3</sup>) has been enabled by the concurrent drive of the semiconductor memory business to improve silicon wafer quality and fabrication yield. Even as the scientific CCD has become the baseline detector technology for visible imaging and spectrometer systems, its weaknesses have also gained in importance and driven the development of alternative imaging technologies, with the high performance CCD as a benchmark. The Achilles' heel of CCDs is fundamental to the CCD operating principle -- the need for nearly perfect charge transfer. The CCD relies on the transfer of charge (usually electrons) from under one MOS electrode to the next through sequencing of voltages on the electrodes. The electrons are transported through the bulk silicon material macroscopic distances (e.g., centimeters) before they reach the output sense node. A typical CCD has three electrodes per pixel, so that in a 1024x1024 imager, the electrons may be shifted, on the average, several thousand times. The ratio of electrons successfully transferred to number left behind per electrode is the charge transfer efficiency (CTE). The CTE needs to be as close as possible to perfect to enable scientifically acceptable performance of the CCD. If the CTE is given by $\eta$ , the net fraction of signal transferred after m transfers is simply $\eta^{\rm m}$ . As shown in the table below, the CTE must be very high. Table 1. CCD Fidelity vs. CTE | ARRAY<br>SIZE | CTE | FRACTION<br>AT OUTPUT | |------------------------|--------------------|-----------------------| | 1024x1024 | 0.999<br>0.9999 | 0.128<br>0.815 | | 2048x2048 | 0.99999<br>0.99999 | 0.980<br>0.960 | | 4096x4096<br>8192x8192 | 0.99999<br>0.99999 | 0.921<br>0.849 | Typical scientific CCDs have a CTE of 0.99999 and a representative number of electrons in a scientific CCD signal packet is 1,000. For a CTE of 0.99999, this means only one electron can be lost every 100 transfers! Since a single broken bond in the silicon crystal can (and usually will) capture a signal electron, the need for perfect silicon crystal quality is the major weakness of the CCD. The need for perfect transfer efficiency has a great impact on the viability of CCDs for future space missions. The five major issues are (1) the radiation softness of CCDs, (2) a difficulty to achieve large array sizes, (3) an incompatibility of CCDs with the requirements for instrument miniaturization, (4) difficulty in increasing the spectral responsivity range of CCDs, and (5) difficulty in increasing the readout rate of CCDs. These issues are described below. ## Radiation softness CCDs suffer from both ionizing and displacement damage. Ionizing damage affects the oxide, and is not considered critical since processes that harden the oxide against ionization damage are well known. On the other hand, *displacement damage caused by high energy particles and photons is deadly to CCDs*. Particularly damaging are protons in the few hundred keV range. A single 250 keV proton causes an average of 10 silicon lattice displacements<sup>4</sup>, though higher and lower energy protons can be less damaging. If all radiation consisted of 250 keV protons, then 1 krad corresponds to a fluence of approximately 125,000 protons/cm<sup>2</sup>, or for a 1024x1024 CCD with 20 micron pixels, approximately 5 electron traps per pixel. Fortunately, only a fraction of the (post-shielding) protons fall in this maximum damage regime, so that the actual dose tolerance of a 1024x1024 CCD is about 10 krads. For future orbiter missions around Jupiter and Saturn, the use of CCD technology is tenuous at best. Certain earth-observing orbits can also result in high dose rates. Future spacecraft with nuclear propulsion systems are expected to generate high radiation dose rate environments. It should be noted that the radiation tolerance of a CCD gets worse as the sensor format gets larger since more transfers are required to deliver the signal electrons to the output amplifier. #### Difficulty to achieve large array sizes Since the net transfer efficiency goes exponentially with number of transfers ( $\eta^m$ ), it is obvious that as CCD array sizes grow larger, the requirement on transfer efficiency becomes more stringent. To compensate, readout rate must be decreased, but scientific CCDs are already slow to read out (50 kpixels/sec, or 20 seconds per frame for a 1024x1024 CCD). The radiation dose tolerance decreases with increased array size as described above. The manufacturing yield decreases as the array size grows, particularly since CCDs are highly vulnerable to single point defects that can block an entire column. This is why only one or two 4096x4096 CCD ICs have actually been demonstrated, and they had numerous defects. The drive power requirement for CCDs also grows with array size since CCDs are capacitive in nature, and the entire CCD must be driven to achieve the output of a single pixel. # Incompatibility with miniature instrument requirements Instrument miniaturization will require highly integrated, low-power sensor electronics. This will, in turn, require on-chip timing and driver electronics, as well as on-chip signal chains and perhaps analog-to-digital conversion for the image sensor. The CCD device structure is not easily integratable with CMOS. Furthermore, CCDs typically require high and varied voltages, also incompatible with low-power CMOS electronics. Operating on-chip devices with high voltages can cause emission of infrared radiation that is detected by the imager, contaminating the image. While it is possible that first-generation miniature instruments may utilize CCDs with off-chip electronics, the future of smart miniature imaging and spectrometry instruments will require a more tractable technology. ## Extension of spectral range Future astrophysics and planetary instruments will benefit from large, monolithic detector arrays that extend the nominal 0.4 - 1.0 micron spectral range of CCDs. Increasing the spectral responsivity range of CCDs requires the utilization of materials other than silicon, and/or the removal of structures integral to CCD operation. Blue, ultraviolet and soft x-ray response requires the elimination of overlying electrodes that absorb higher energy photons. Backside illumination has been used on the ground with some success but the long term stability of backside illuminated CCD structures for UV response has prevented their widespread use in space instruments (an exception is the WF/PC instrument in HST and it required significant modification to apply a last minute, expensive, (albeit successful) Rube Goldberg-like remedy). Low-QE, low-MTF, down-converting phosphors (lumogen) deposited on the front-side of CCDs will be used on WF/PC II. Pinned photodiode inter-line transfer CCDs have been developed by Kodak<sup>5</sup> and used with some success to overcome these problems. Infrared response of silicon CCDs requires integration of infrared absorbing materials such as platinum silicide<sup>6</sup> or SiGe junctions<sup>7,8</sup>. These devices suffer from very low QE and incomplete reset resulting in large kTC noise. Large format scientific CCDs in non-silicon materials (e.g., GaAs, InGaAs, Ge, diamond) are unlikely to be achieved due to the relative immaturity of these materials compared to silicon. Non-CCD structures will be required to achieve monolithic, large format, scientific performance. ## Limited readout rate For many present and future applications, the readout rate of scientific CCDs (50 kpixels/sec) is nearly too slow for practical use. Examples include star trackers and fine guidance sensors, astrophysics and material analysis instruments requiring photon position and energy information (energy is proportional to the number of photoelectrons), and imaging systems supporting microgravity materials processing experiments on Space Station Freedom. Three to five orders of magnitude improvement in detector array readout rate is required. While some high speed, large format CCDs are being developed for HDTV (1900x1120 at 70 Mpixels/s), the performance of these CCDs is inferior to the competing APS technology, and not suitable for most scientific applications. This is because charge transfer efficiency degrades rapidly with increasing transfer rate. Other well-known problems stemming from charge-transfer in CCDs includes low temperature performance degradation due to the onset of carrier freeze-out (e.g. an on-focal plane SIRTF fine guidance sensor operating at 4K could not use a CCD, or the MIT Lincoln Laboratory infrared HIP-CCD performance limited by low temperature CCD CTE<sup>8</sup>), and spurious charge generation in virtual phase CCDs. In essence then, nearly all the problems with CCDs stem from the need to efficiently transfer electrons through macroscopic distances of semiconductors. If the need to transfer the signal can be eliminated, detector array performance can be significantly be enhanced. ### 2.2 Related Image Sensor Technologies ## Photodiode Arrays Imaging photodiode arrays predate CCDs by a few years<sup>9</sup>. Pixels contain a p-n junction, an integrating capacitor (often the p-n junction itself) and MOS selection transistors. The photodiodes on a single row are typically bussed together on an output line with a column selection transistor connecting a single photodiode at a time to the bus. The photodiode array (the *reticon*) was one of the first solid-state imaging devices and had large advantages over its vacuum tube predecessors. Compared to the CCD, however, the photodiode array was more complex since selection transistors had to be fabricated within each pixel, and some on-chip multiplexer circuits had to be fabricated as well. Later, the noise of the photodiode array also became a limitation to its performance compared to the CCD since the photodiode readout bus capacitance results in an increase in noise level. Correlated double-sampling (CDS)<sup>10</sup> cannot be readily employed with a photodiode array without external memory. Recently, a photodiode array configured for random accessibility with on-chip CMOS circuitry was reported $^{11}$ . This 80x80 prototype array was designed for random accessibility and included an in-pixel source-follower to minimize bus capacitance effects (making it an active pixel sensor as described below.) The pixel size using 3 $\mu$ m CMOS design rules was 144 $\mu$ m x 144 $\mu$ m with a fill-factor of 6%. An estimated input referred noise level of approximately 250 electrons r.m.s. was reported. This noise was dominated by $(kTC)^{1/2}$ processes inherent in photodiode arrays. The architecture also is susceptible to significant fixed-pattern noise and 1/f noise since CDS cannot be readily applied. ## Charge Injection Devices The charge injection device (CID) was invented in the early 1970's, a few years after the invention of the $CCD^{12}$ . The CID, unlike the CCD, requires only a single, intra-pixel charge transfer. The charge is shifted under a floating sense gate and the induced voltage change is the output signal. Thus, CIDs are immune to the deleterious effects of imperfect charge transfer and have been used in high radiation environments. CIDs also feature random accessibility of the pixels, high fill-factor, and good blue/UV response. Unfortunately, the CID, like the photodiode and MOS imager, suffers from high bus capacitance since the sense gates of all pixels on a given row are tied in parallel. In a recent paper, a high performance 512x512 CID imager was reported to have a single-read input-referred noise level of 220 electrons r.m.s. The CID, however, can be operated in non-destructive readout mode so that multiple reads of the same signal can be performed and averaged together. Multiple sampling results in a nearly $(1/N)^{1/2}$ reduction in read-noise level where N is the number of reads so that the input-referred read-noise level after 100 reads is reported to be 26 electrons r.m.s. The drawback of multiple reads is an N-fold increase in readout time and a need to reduce dark current 14. # Hybrid IR FPAs Hybrid infrared focal-plane arrays typically consist of a detector array chip bump-bonded to a silicon readout multiplexer <sup>15,16</sup>. Each detector pixel has an associated unit cell in the multiplexer that contains an integrating capacitor, selection transistors, and usually some preamplifier of varying sophistication. For example, a capacitive transimpedance amplifier (CTIA) can be integrated within the unit cell to maintain constant bias on the detector and reduce low RoA effects. The separation of detector and unit cell electronics allows for separate optimization of each, and enables detector pixels with nearly 100% fill factor. Read noise is typically in the 30-50 electron r.m.s. range, though multiple sampling can help reduce the noise level. The major difficulty associated with hybrid IR FPA technology is the manufacturability of the hybrid. A second difficulty is that when the detector and readout multiplexer are made of differing materials, stress is induced by the difference in thermal expansion coefficients when the hybrid assembly is cooled. The stress can lead to reliability concerns regarding the structure's integrity. ### 3. ACTIVE PIXEL SENSOR CONCEPT The active pixel sensor (APS) technology preserves the desirable attributes of CCDs such as high sensitivity, high signal fidelity and large array formats. The recent invention of the on-chip microlense or binary optics allows the nominal 50% fill-factor of the APS to approach to 80-90% fill factor of the CCD. The APS approach does not require charge-transfer across macroscopic distances and thus eliminates the five negative major issues associated with CCD detector arrays described above. An active pixel sensor (APS) is defined as a sensor with one or more active transistors located within each pixel. The inpixel active transistors can provide both gain and buffering functions. Twenty years ago, an active pixel sensor with a Fig. 1. Evolution of photolithographic feature size vs. pixel size. practical pixel size was not possible due to the state-of-the-art of microlithography in the early 1970's. The technological push of the semiconductor industry has driven microlithography to the sub-micron regime, and 1.25 micron CMOS is practically an industry standard. It is in the shadow of this progress that the fundamental advantage CCDs had over any other imaging technology has been eclipsed. CCDs in the 1970's were attractive because only three electrodes were required per pixel to make them operate. A 30 micron pixel was thus possible. However, pixel size is determined more by scientific imaging optics in the 1990's than by microlithography constraints. Thus, there is a new window of opportunity to take advantage of the advances in microlithography as it continues its inevitable evolution driven by the digital microelectronics industry. ## 3.1 Lateral APS A lateral APS structure is defined as one that has part of the pixel area used for photodetection and signal storage, and the other part is used for the active transistor(s). The advantage of this approach, compared to a vertically integrated APS, is that the fabrication process is simpler, and is highly compatible with state-of-the-art CMOS and CCD device processes. A simple example of a lateral APS device compatible with CMOS is shown below in Fig. 2. Fig.2. Schematic of a simple, CMOS-compatible active pixel. In this device, charge is integrated under the photogate PG. Prior to readout, the output floating diffusion node is reset using the in-pixel reset transistor R. For readout, in-pixel selection transistor S is selected, connecting the in-pixel source-follower to a column bus line. To reduce noise, the voltage of the floating diffusion node can be sensed and later used for CDS. The photosignal is then transferred from PG to into the floating diffusion node. This simple intra-pixel transfer is similar to that required for CID operation. However, unlike the CID, the capacitance represented by the floating diffusion node is very small, like that found in a CCD output amplifier, so that the charge to voltage conversion can be of the order of 10 $\mu$ V/electron. Since this structure allows CDS, kTC and 1/f noise can be suppressed. CDS also removes threshold voltage fixed-pattern noise. A sample layout of this simple APS pixel is shown below in Fig. 3. When implemented in commercially available $0.8~\mu m$ CMOS, the pixel size shown is $16~\mu m$ x $16~\mu m$ with a fill factor of over 50%. With a microlens placed over the cell (as illustrated in Fig. 4), one might anticipate a fill factor increase to over 80%. The spectral response of the cell shown will be approximately that of a standard double-poly CCD image sensor. The noise level anticipated for this device is similar to that obtained for CCDs (3-5 electrons r.m.s.) if a buried-channel CMOS process is used. #### 3.2 Vertical APS A vertical APS structure increases fill-factor (or reduces pixel size) by storing the signal charge under the output transistor. Both field-effect vertical APS structures (CMD, FGA, BCMD) and bipolar (BASIS) APS structures have been developed, as described below. In the field-effect structure, the signal charge acts as a backgate bias on a lateral MOS (or JFET) transistor at the surface. In the bipolar structure, the signal charge changes the base-emitter bias of a bipolar transistor. The vertical configuration trades plan-view complexity for vertical structure complexity. Fig. 3. Layout of a simple CMOS-compatible APS pixel. # substrate "Dead" region Photosensitive region Fig. 4. Schematic illustration of on-chip microlens array to increase effective fill-factor. # 3.3 Advantages of the APS Since APS technology requires intra-pixel transfer, at most, the consequences of CCD charge transfer are ameliorated. Thus, APS imagers can be expected to be radiation hard, operate well at lower temperatures, be fabricated in large array sizes, and be more compatible with advanced materials. It is noted that the readout of APS can involve either lateral transistors or vertical transistors. Vertical output has the advantage of requiring one less surface contact and enables smaller pixels. However, it also implies a common (substrate) connection to all output amplifiers and thus may restrict imager architecture. ## 4. STATE-OF-THE-ART In the past few years, several innovative APS technologies have been proposed and explored. Most of these activities are centered in Japan for the development of HDTV video cameras and electronic still cameras. Most of the actual fabrication activities of Texas Instruments takes place in Japan as well. There are no activities known to the author in the United States or Europe at this time in the APS area except for some recent work at JPL. Fig. 5. Schematic illustration of Toshiba floating-surface transistor. Upper left is plan view. Upper right is a cut through output transistor. Lower right is potential in transistor. Lower left is lateral cut through plan view. # 4.1. Double-gate floating surface transistor (Toshiba) A lateral APS technology has been under development by Toshiba<sup>18</sup>. Termed the "double-gate floating surface transistor," it utilizes a readout transistor evolved from the low noise CCD output amplifier proposed by Brewer<sup>19</sup> and refined by Toshiba<sup>20,21</sup>. Shown schematically in Fig. 5, the pixel consists of a buried-channel MOS photogate (PG) region that integrates and stores optically generated The output amplifier is a surface p-channel MOSFET. The electron signal charge is transferred under the conductive p-channel to an n-doped confinement region (DG). The electrons are confined vertically by a p-well between the storage area and the n-substrate. The electron signal charge acts as a back gate on the p-MOSFET. Readout of the Toshiba sensor is accomplished a row at a time using a charge-domain "line potential modulation" technique that provides charge gain and reduces the readout bandwidth requirements on individual in-pixel transistors. A sensitivity of 200 µV/e- and a charge gain of 1,100 was reported. Readout noise was reported to be 880 holes corresponding to an input-referred noise of 0.8 electrons r.m.s. The readout is non-destructive and, in principle, multiple reads could be performed to reduce white noise. The most serious problem currently facing this technology is dark fixed pattern noise (FPN) due to detection transistor potential variations. The 10 % FPN may, in principle, be reduced by reading the output amplifier twice, once following charge transfer, and once following charge ejection. The difference signal might reduce FPN and the expense of signal readout time. # 4.2. Charge Modulation Device (CMD) (Olympus) The charge modulation device (CMD) imager has been under development by Olympus for several years<sup>22,23,24,25</sup>. It is a vertical APS and involves no charge transfer. The optically-generated-hole signal charge is integrated at the MOS surface. A buried n-channel MOSFET in a concentric ring configuration surrounds the collection region. The pixel size has been reduced to 7.3 µm x 7.6 µm. The presence of the surface hole charge modulates the buried n-channel MOSFET current when the transistor is selected for readout. The current is sensed by a transimpedance amplifier and converted to a voltage. Fig. 6. Schematic illustration of Olympus CMD pixel The conversion gain was recently reported as 250 pA/hole. Dark current was 4 fA/pixel or of the order of 10 nA/cm², possibly reflective of the unaccumulated Si-SiO² surface. The shot noise of the high dark current has significant impact on total input-referred noise. Input-referred noise is estimated to be 400 holes r.m.s., but can be reduced by suppressing dark current through cooling. Fixed pattern noise is also high, corresponding to approximately 1,360 holes r.m.s. and is attributed to geometric variations. Other noise sources in the output amplifier (e.g. 1/f) and FPN, in principle, could be suppressed by resampling the output immediately following readout and reset. ## 4.3. Bulk Charge Modulation Device (Texas Instruments) The bulk charge modulated device (BCMD) has evolved from an initial JFET floating-gate array (FGA) sensor at Texas Instruments<sup>26</sup>. The JFET, while allowing high blue response, has some problems related to reset. The BCMD is an improved photosite structure and is similar in concept the CMD device described above, but is more complex and has higher performance<sup>27</sup>. The BCMD consists of a buried p-channel readout transistor that is backgated by signal electrons in an n-type confinement region below the readout transistor. The confinement region is fully depleted by a vertical reset operation that dumps any signal electrons over a deeper ptype barrier into the n+ substrate. Optically generated electrons are collected and integrated in the confinement region. The vertical APS with its complex vertical layer structure has the advantage that a low-noise buried pchannel MOSFET is used for readout. Also, surface generated dark current is collected by the FET source and drain and repelled from the confinement region. However, experimental dark current was anomalously high (1.5 nA/cm<sup>2</sup>). The readout is voltage mode where the potential of the confinement region is translated into a sourcefollower output voltage. Conversion was reported to be Fig. 7. Schematic illustration Texas Instruments' BCMD pixel. 15 $\mu$ V/e- with a 15 electron r.m.s. input referred noise level likely dominated by dark current shot noise. Readout is row-at-a-time into a bank of storage capacitors later scanned for serial output. The image sensor was configured as a hexagonally-packed array with on-chip color filters. # 4.4. Base-Stored Image Sensor (BASIS) (Canon) The base-stored image sensor (BASIS) has been under development by Canon<sup>28,29,30</sup>. This vertical bipolar transistor-based device consists of a p-type base layer sandwiched between an n+ emitter and a n+ collector (substrate). The base is reset to a voltage level using a clamp transistor chain and followed by capacitively coupling of the base-emitter junction into forward bias for a short period of time. Since the base is not fully depleted, its reset voltage is susceptible to kTC noise. Optically generated holes flow to the p-type base where they are integrated. During readout, the final base voltage is readout using the bipolar transistor in an emitter-follower mode onto a capacitor at the end of the column line. The cell is then reset and the reset level is sampled and stored on a second capacitor. The output signal is the difference in voltage on these two capacitors. While this operation does not reduce kTC noise, it does suppress FPN to a very low level. # 4.5. Static Induction Transistor (SIT) (Olympus) In addition to the CMD device described above, Olympus has also been developing a static induction transistor (SIT) image sensor<sup>31,32</sup>. The SIT utilizes vertical electron current flow between the surface and substrate. Unlike diffusion transport in the base of a bipolar transistor, the electron current is controlled by a surrounding p+ field-effect gate that electrostatically controls the barrier to vertical current flow. The floating p+ gate is reset by forward biasing the p+-n junction. Since the gate is not fully depleted, kTC noise is introduced in its reset operation and the device is also susceptible to image lag. Image lag is significant without bigs light. After reset, entirelly generated helps flow Fig. 8. Bipolar image sensor (BASIS) developed by Canon. significant without bias light. After reset, optically generated holes flow to the gate and change its potential. During readout, the gate is capacitively coupled to a read line and is bootstrapped to a less negative potential, thereby turning on the SIT. The SIT readout is in source-follower voltage mode, row-at-a-time, onto holding capacitors. The voltage in the holding capacitors is then scanned for serial readout. The SIT image sensor readout is non-destructive, thereby allowing, in principle, multiple reads to reduce white noise<sup>33</sup>. A reset gate could also be added to improve lag, but at the expense of pixel size. # 4.6. JPL Activity Fig. 9. Olympus SIT pixel. JPL is developing a simple, CMOS-compatible, lateral APS to further explore the APS concept. The design of the CMOS APS is described in an accompanying paper $^{34}$ and is summarized here. The pixel integrates signal electrons under an MOS photogate. For readout, charge is shifted laterally to under a floating sense gate, in a fashion similar to CIDs. The floating gate voltage is buffered by an in-pixel source-follower and driven on a column line. Charge can be shifted back and forth to allow multiple samples and reduction of 1/f and white noise. By measuring the magnitude of the resultant a.c. signal, kTC noise and threshold-voltage non-uniformity-induced FPN is suppressed. The signal is fed to a $\Sigma - \Delta$ A/D Fig. 10. JPL CMOS-compatible lateral APS. converter located at the bottom of each column. The tall, thin A/D layout is eased by the $\Sigma$ - $\Delta$ architecture that permits column-to-column non-uniformity of components. The $\Sigma$ - $\Delta$ architecture trades component precision for oversampling. The pixel design also includes a reset transistor for periodic resetting of the floating gate (e.g. every frame) and a lateral anti-blooming structure. Designed as 50 $\mu$ m x 50 $\mu$ m pixel with 25% fill-factor using an inexpensive, commercially available 2 $\mu$ m CMOS process, the pixel size can be scaled to 20 $\mu$ m x 20 $\mu$ m by using state-of-the-art 0.8 $\mu$ m CMOS processes. #### 4.7. Summary A summary of the APS technologies is presented below in Table 2. Surveying the present technologies, it appears that lateral approaches permit low noise performance suitable for scientific applications. For consumer electronic still cameras, it is unclear which technology may emerge as a preferred approach. HDTV requires very high pixel rates so that vertical output approaches leading to higher current drive capability may be preferred. Table 2. Summary of APS technologies. | | DGFSPT | CMD | BCMD | BASIS | SIT | CMOS APS | |-------------|----------------|---------------|--------------|-------------|------------|---------------| | Developer | Toshiba | Olympus | Texas Instr. | Canon | Olympus | JPL/Caltech | | APS Type | Lateral | Vertical | Vertical | Vertical | Lateral | Lateral | | Output | Lateral | Lateral | Lateral | Vertical | Vertical | Lateral | | Pixel Size | 13 x 13 | 7.3 x 7.6 | 10 x 10* | 13.5 x 13.5 | 17 x 13.5 | 40 x 40 | | (µm) | | | | | | | | Sensitivity | 200 μV/e- | 250 pA/e+ | 15.4 μV/e- | 3.5 µV/e+ | 3.0 µV/e+ | 4.0 μV/e- | | Input- | 0.8 e- rms | 20 e+ rms | 15 e- rms | 60 e+ rms | 69 e+ rms | 22 e- rms | | Referred | | | | | | | | Noise | | | | | | | | Dynamic | 75 dB | 70 dB | 72 dB | 76 dB | 86.5 dB | 76 dB | | Range | | | | | | | | Fixed | 10 % | 5 % | 2 % | 0.03 % | 1.1 % | < 1 % | | Pattern | | | | | | | | Noise (p-p) | | | | | | | | Anti- | vertical | vertical | vertical | none* | none* | lateral | | blooming | | | | | | | | Lag | 0 | 0 | 0 | <0.1 % | 70 % | 0 | | Comments | FPN may be | Noise do- | *Hexagonal | *Can be | *SIT turns | Projected | | | reducible by | minated by | layout | reduced | on | performance. | | | read/reset/re- | dark current. | | using | | Uses 2 µm | | | sample | Improved by | | clipping | | CMOS | | | | cooling. | | operation. | | design rules. | #### 5. FUTURE DIRECTIONS ## 5.1. Camera-on-a-chip There is an impetus within NASA to reduce overall mission cost. Reduction of spacecraft mass will permit the use of less expensive launch vehicles. Thus, there is a strong drive to develop miniature instruments that reduce mass and volume. State of the art scientific imaging systems for space-borne remote sensing instruments use CCD imagers. Presently, the power and mass of imaging subsytems are dominated by electronics and optics. However, CCDs are not amenable to integrating high density CMOS electronics on-chip. The APS technology being pursued by JPL will ultimately lead to the realization of a scientific "camera-on-a-chip." This camera-on-a-chip will have a full digital interface. Exposure control and readout window of interest will be downloaded into the sensor. The sensor will generate all internal timing and control logic from an external clock. The sensor will output digital image data thus avoiding the need for off-chip signal chains and A/D converters and simplifying packaging and interface requirements. The incorporation of on-chip image compression processing is also possible in future imaging systems. ## 5.2. High speed imaging It is believed that APS sensors will allow higher speed operation of image sensors than their CCD counterparts. While exposure time is ultimately limited by input photon flux and quantum efficiency (including fill factor and microlenses), the readout of the sensor typically limits high speed operation. The APS concept can be more readily extended to high speed material systems such as GaAs compared to CCD technology, since high charge transfer efficiency is no longer required. The realization of high performance image sensor architectures in materials such as GaAs should permit readout rates (per readout channel) in the range of 1-10 billion pixels/sec. Thus, it may be possible conceive of large area image sensors operating in the multi-mega-frame per second regime. #### 5.3. Extended spectral range The quest for extended spectral responsivity range in large area monolithic image sensors (e.g. UV or SWIR) has typically led to a need to develop either an amorphous material overlayer technology<sup>35,36,37</sup>, or use internal photoemission barriers<sup>6,8</sup> in CCDs. Coupling the amorphous material overlayer technology with an APS readout, or implementing an APS readout in a material such as InGaAs<sup>38</sup> can lead to simpler, higher performance technologies. # 5.4. Application to guidance and navigation Guidance and navigation sensors on spacecraft presently use CCD technology. Pixel sizes in the range of $25~\mu m$ are typically employed. The non-destructive readout nature of most APS technologies can be used to increase integration times for stars of interest. Window readout may simplify system electronics design. The improved radiation hardness of APS over the CCD is another added advantage in guidance and navigation systems. The incorporation of on-chip drive and signal processing electronics can also simplify system design, reduce mass, power and volume requirements, and improve system reliability. These advantages will be discussed in a later paper<sup>39</sup>. # 5.5. Application to low light level sensors Large CCD pixels, typically used in low light level image sensor to increase effective optical aperture, are detrimental to the transfer of charge and result in slow readout or poor readout fidelity, especially at video rates. The APS technology is more or less insensitive to pixel size, and yet provides high sensitivity and operation at video rates. For example, the Toshiba APS sensor has sub-electron read noise and high dynamic range, and is suitable for implementation as a large pixel device. The JPL CMOS APS is a second example of the applicability of this technology to low light level imaging. It is possible that with further improvement in read noise, APS technology may supplant microchannel plate technology in night vision goggles. The solid-state APS technology offers lower cost, simpler power supplies, and compatibility with future heads-up display technology for combat soldiers. # 5.6. Application to X-ray and electron-beam detection X-ray and electron-beam bombarded CCDs suffer from a decrease in charge-transfer performance due to radiation-induced damage. The active pixel sensor approach, by eliminating the need for charge transfer, can increase the reliability and lifetime of devices used in this application. A thinned, backside-illuminated APS technology could be used to permit high sensitivity to both electrons and x-rays. ## 6. DISCUSSION -- ARE CCD'S DINOSAURS? CCD's are well entrenched in the market place and continue to advance at a rapid rate. CCDs have been demonstrated in very large array configurations, such as 5120x5120<sup>40</sup>. They have achieved very low read noise in scientific instruments. It is likely that the APS revolution will first impact video and electronic still cameras where high speed readout and high sensitivity are needed. High radiation environments (space, x-ray imaging, etc.) will likely be a second area of near term impact. Large area scientific imaging, an area just now yielding to the CCD, may be one of the last areas to be converted to APS technology. This small, niche market is presently well served by the CCD and the impetus to change will be small. CCDs are also employed in time-delay and integration (TDI) systems where the charge-domain TDI operation has virtually no noise injected by simple charge transfer. Only APS technologies that have sub-electron read noise will be able to supplant CCDs in this application. Thus, while it is presently believed that the dinosaurs became extinct through a single cataclysmic event such as a large asteroid impact on earth, CCDs will not become extinct overnight. However, given the relative immaturity of the APS compared to the CCD, and the level of performance it has already obtained, it is very possible that APS will supplant CCDs in most applications by the turn of the century. ## 7. CONCLUSIONS This paper has presented a discussion of the active pixel sensor (APS) technology. The problems with state-of-the-art charge-coupled device (CCD) technology have been identified. The APS concept was introduced and the state-of-the-art in APS imagers was reviewed. Future applications of APS technology were suggested. APS technology development is still in its infancy. However, it shows great promise for preserving the high performance of the CCD while ameliorating the undesirable effects associated with the CCD need for perfect charge transfer. It appears likely that scientific instruments may begin to utilize APS technology by the turn of the century to increase array sizes, increase readout rate, reduce noise and reduce radiation effects. #### 8. ACKNOWLEDGMENTS The author is grateful to many of his colleagues at JPL and in the image sensor community for enlightening discussions. In particular, the author would like to thank Dr. Tom Lee of Kodak for several in-depth discussions over the past year. The author also thanks Dr. G. Wang of the NDRE for the challenge to think about the problems of low light level imaging. The author appreciates the support of V. Sarohia of JPL and W. Hudson of NASA Headquarters. The research described in this paper was carried out by the Jet Propulsion Laboratory, California Institute of Technology, under a contract with the National Aeronautics and Space Administration. Reference herein to any specific commercial product, process, or service by trade name, trademark, manufacturer, or otherwise, does not constitute or imply endorsement by the United States Government or the Jet Propulsion Laboratory, California Institute of Technology. #### 9. REFERENCES - <sup>1</sup>E.S. Yang, Microelectronic Devices, McGraw-Hill, NY (1988). - <sup>2</sup>C. Sequin and M. Tompsett, <u>Charge Transfer Devices</u>, Academic Press, NY (1975). - <sup>3</sup>J. Janesick, et al., *New advancements in CCD technology: sub-electron noise and 4096x4096 pixel CCDs*, Proc. SPIE vol. 1242 pp. 223-237 (1990). - <sup>4</sup>J. Janesick, et al., *The effects of proton damage on CCDs*, Proc. SPIE vol. 1447 pp. 87-108 (1991). - <sup>5</sup>E.G. Stevens, et al., *One megapixel IL-CCD image sensor with a progressive scan, anti-blooming control, and lag-free operation*, Proc. SPIE vol. 1242 pp. 206-216 (1990). - <sup>6</sup>see, for example, W. Kosonocky, *Review of Schottky-barrier imager technology*, Proc. SPIE vol. 1308 pp. 2-26 (1990). - <sup>7</sup>T.L. Lin, et al., Appl. Phys. Lett vol. 57, 1423 (1990). - <sup>8</sup>B-Y Tsaur, C.K. Chen, S.A. Marino, Long wavelength $Ge_xSi_{1-x}/Si$ heterojunction infrared detectors and 400x400 element imager arrays, IEEE Electron Device Lett., vol. 12(6), pp. 293-296 (1991). - <sup>9</sup>G. Weckler, *Operation of p-n junction photodetectors in a photon flux integrating mode*, IEEE J. Solid-State Circuits, vol. SC-2 (3), p.65 (1967). - <sup>10</sup>M. White, D.R. Lampe, F.C. Blaha, and I.A. Mack, *Characterization of surface channel CCD image arrays at low light levels*, IEEE J. Solid-State Circuits, vol. SC-9(1), (1974). - <sup>11</sup>O. Yadid-Pecht, R. Ginosar, and Y. Shacham Diamand, *A random access photodiode array for intelligent image capture*, IEEE Trans.Electron Devices, vol. 38(8), pp. 1772-1780 (1991). - <sup>12</sup>G. Michon, Method and apparatus for sensing radiation and providing electrical readout, U.S. Patent No. 3,786,263, 1974. - <sup>13</sup>J. Zarnowski, E-S. Eid, F. Arnold, M. Pace, J. Carbone, and B. Williams, *Performance of a large format charge injection device*, Proc. SPIE vol. 1900, paper 15, (1993). - <sup>14</sup>E.R. Fossum, *Future directions in focal-plane signal processing for space-borne scientific imagers*, Proc. SPIE vol. 1541 Infrared Sensors: Detectors, Electronics, and Signal Processing, pp. 62-67 (1991). - <sup>15</sup>see, for example, D. A. Scribner, M. Kruer, and J.M. Killiany, *Infrared Focal Plane Array Technology*, Proc. IEEE, vol. 79(1), pp. 66-85 (1991). - <sup>16</sup>or, P.R. Norton, *Infrared Image Sensors*, Opt. Eng., vol. 30 (11), pp. 1649-1663 (1991). - <sup>17</sup>A.M. Fowler, et al., *Noise reduction stategy for hybrid IR focal-plane arrays*, Proc. SPIE vol. 1541, pp. 127-133 (1991). - <sup>18</sup>Y. Matsunaga, H. Yamashita, S. Manabe, and N. Harada, *A high-sensitivity MOS photo-transistor for area image sensors*, IEEE Trans. Electron Devices, vol. 38(5) pp. 1044-1047 (1991). - <sup>19</sup>R.J. Brewer, A low noise CCD output amplifier, IEDM Tech. Dig., pp. 610-612 (1979). - <sup>20</sup>Y. Matsunaga, S. Oosawa, M. Iesaka, S. Manabe, N. Harada and N. Suzuki, *A high sensitivity output amplifier for CCD image sensor*, in IEDM Tech. Dig. pp. 116-119 (1987). - <sup>21</sup>H. Yamashita, Y. Matsunaga, M. Iesaka, S. Manabe, and N. Harada, *A new high sensitivity photo-transistor for area image sensors*, in IEDM Tech. Dig., pp. 78-81 (1988). - <sup>22</sup>T. Nakamura, K. Matsumoto, R. Hyuga and A. Yusa, *A new MOS image sensor operating in a non-destructive readout mode*, in IEDM Tech. Dig. pp. 353-356 (1986). - <sup>23</sup>K. Matsumoto, I. Takayanagi, T. Nakamura, and R. Ohta, *The operation mechanism of a charge modulation device (CMD) image sensor*, IEEE Trans. Electron Devices, vol. 38(5), pp. 989-998 (1991). - <sup>24</sup>K. Matsumoto, Isao Takayanagi, T. Nakamura, and R. Ohta, *Analysis of operational speed and scaling down the pixel size of a charge modulation device (CMD) image sensor*, IEEE Trans. Eletron Devices, vol. 38(5), pp. 999-1004 (1991). - <sup>25</sup>M. Ogata, T. Nakamura, K. Matsumoto, R. Ohta, and R. Hyuga, *A small pixel CMD image sensor*, IEEE Trans. Electron Devices, vol. 38(5) pp. 1005-1010 (1991). - <sup>26</sup>J. Hynececk, *A new device architecture suitable for high-resolution and high-performance image sensors*, IEEE Trans. Electron Devices, vol. 35(5) pp. 646-652 (1988). - <sup>27</sup>J. Hynececk, *BCMD*--An improved photosite structure for high density image sensors, IEEE Trans. Electron Devices, vol. 38(5) pp. 1011-1020 (1991). - <sup>28</sup>N. Tanaka, T. Ohmi, and Y. Nakamura, *A novel bipolar imaging device with self-noise reduction capability*, IEEE Trans. Electron Devices, vol. 36(1) pp. 31-37 (1989). - <sup>29</sup>N. Tanaka, S. Hashimoto, M. Shinohara, S. Sugawa, M. Morishita, S. Matsumoto, Y. Nakamura, and T. Ohmi, *A 310 k-pixel bipolar imager (BASIS)*, IEEE Trans. Electron Devices, vol. 37(4) pp. 964-971 (1990). - <sup>30</sup>Y. Nakamura, H. Ohzu, M. Miyawaki, A. Ishizaki, T. Kochi, and T. Ohmi, *Design of bipolar imaging devices (BASIS): analysis of random noise*, IEEE Trans. Electron Devices, vol. 39(6) 1341-1349 (1992). - <sup>31</sup>J. Nisizawa, T. Tamamushi, and T. Ohmi, *Static induction transistor image sensors*, IEEE Trans. Electron Devices, vol. 26(12), pp. 1970-1977 (1979). - <sup>32</sup>T. Mizoguchi, I. Takayanagi, E. Shimuze, H. Nakajima, S. Hashimoto, S. Yokoyama, J. Nakamura, and M. Imai, *A 250 k-pixel SIT image sensor operating in its high-sensitivity mode*, IEEE Trans. Electron Devices, vol. 38(5) pp. 1021-1027 (1991). - <sup>33</sup>J. Nakamura, Y. Gomi, M. Uno, and H. Hayashi, *Nondestructive readout mode static induction transistor (SIT) photo sensors*, to be published IEEE Trans. Electron Devices. - <sup>34</sup>S. Mendis, B. Pain, R. Nixon, and E.R. Fossum, *Design of a low light level image sensor with on-chip* $\Sigma$ – $\Delta$ *A/D conversion*, to appear in Proc. SPIE vol. 1900, paper 04 (1993). - <sup>35</sup>S. Manabe, et al., A 2-million pixel CCD image sensor overlaid with amorphous silicon photoconversion layer, IEEE Trans. Electron Devices, vol. 38(8) pp. 1765-1771 (1991). - <sup>36</sup>T. Chikamura, et al., A CCD imager overlaid with a thin-film photodetector of a heterojunction $ZnSe-Zn_{1-x}Cd_{\chi}Te$ , IEEE Trans. Electron Devices, vol. 30, pp. 1386-1391 (1983). - <sup>37</sup>Y.K. Fang, S-B Hwang, K-H Chen, C-R Liu, M-J Tsai, and L-C Kuo, *An amorphous SiC/Si heterojunction p-i-n diode for low-noise and high-sensitivity UV detector*, IEEE Trans. Electron Devices, vol. 39(2) pp. 292-296 (1992). - <sup>38</sup>T. Krabach, C. Staller, S. Dejewski, T. Cunningham, M. Herring, and E.R. Fossum, *InGaAs detectors for miniature infrared instruments*, Proc. SPIE vol. 1874, paper 33 (1993). - <sup>39</sup>E.R. Fossum, R.K. Bartman, and A.R. Eisenman, *Application of the active pixel concept to guidance and navigation*, to appear in Proc. SPIE vol. 1949, paper 30 (1993). - <sup>40</sup>S.G. Chamberlain, S.J. Strunk, S.R. Kamasz, F. Ma, W.D. Washkurak, P.T. Jenkins, and M. Farrier, *A 25 million pixel CCD image sensor*, Proc. SPIE vol. 1900, paper 21 (1993).