#### UNITED STATES PATENT AND TRADEMARK OFFICE

## BEFORE THE PATENT TRIAL AND APPEAL BOARD

#### SONY GROUP CORPORATION Petitioner

v.

### GREENTHREAD, LLC

(record) Patent Owner

IPR2023-00325 Patent No. 11,316,014

## PETITION FOR INTER PARTES REVIEW UNDER 35 U.S.C. §§ 311-319 AND 37 C.F.R. § 42.200 ET. SEQ

## TABLE OF CONTENTS

| TAB  | LE OF | EXHIBITS4                                                       |
|------|-------|-----------------------------------------------------------------|
| NOT  | ICE O | F LEAD AND BACKUP COUNSEL7                                      |
| NOT  | ICE O | F RELATED MATTERS7                                              |
| NOT  | ICE O | F THE REAL-PARTIES-IN-INTEREST7                                 |
| NOT  | ICE O | F SERVICE INFORMATION                                           |
| GRO  | UNDS  | FOR STANDING                                                    |
| STA  | remei | NT OF PRECISE RELIEF REQUESTED8                                 |
| THR  | ESHOI | LD REQUIREMENT FOR INTER PARTES REVIEW                          |
| I.   | INTR  | ODUCTION                                                        |
|      | A.    | Technical Background8                                           |
| II.  | CLAI  | M CONSTRUCTION                                                  |
| III. | DETA  | AILED EXPLANATION OF THE REASONS FOR<br>UNPATENTABILITY         |
| Grou | nd 1. | Claims 1-15, 17, and 20-30 were obvious over Yamashita9         |
|      | A.    | Effective Prior Art Date of Yamashita10                         |
|      | B.    | Overview of the Combination10                                   |
|      | C.    | Rationale (Motivation) Supporting Obviousness11                 |
|      | D.    | Graham Factors                                                  |
|      | E.    | Reasonable Expectation of Success                               |
|      | F.    | Analogous Art15                                                 |
|      | G.    | Claim Mapping15                                                 |
| Grou | nd 2. | Claims 1-30 are obvious over Silverbrook in view of Yamashita56 |

|      | A.     | Effective Prior Art Date of Silverbrook                          |
|------|--------|------------------------------------------------------------------|
|      | B.     | Overview of the Combination                                      |
|      | C.     | Rationale (Motivation) Supporting Obviousness57                  |
|      | D.     | Graham Factors                                                   |
|      | E.     | Reasonable Expectation of Success60                              |
|      | F.     | Analogous Art                                                    |
|      | G.     | Claim Mapping61                                                  |
| Grou | nd 3.  | Claims 1-30 are obvious over Silverbrook, Yamashita, and Nishi63 |
|      | A.     | Effective Prior Art Dates                                        |
|      | B.     | Overview of the Ground                                           |
|      | A.     | Rationale (Motivation) Supporting Obviousness                    |
|      | B.     | Graham Factors71                                                 |
|      | C.     | Reasonable Expectation of Success71                              |
|      | D.     | Analogous Art71                                                  |
|      | E.     | Claim Mapping72                                                  |
| IV.  | DISC   | RETIONARY INSTITUTION72                                          |
|      | A.     | The Board should not deny the petition under 35 U.S.C. §325(d)72 |
|      | B.     | The Board should not deny the petition under 35 U.S.C. §314(a)73 |
| V.   | CON    | CLUSION75                                                        |
| CER  | ΓIFICA | ATE OF SERVICE                                                   |
| CER  | ΓIFICA | ATE OF WORD COUNT                                                |

## **TABLE OF EXHIBITS**

| Exhibit No. | Description                                                                                                                                                        |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1001        | U.S. Patent No. 11,316,014 ("the '014 patent").                                                                                                                    |
| 1002        | Declaration of R. Michael Guidash.                                                                                                                                 |
| 1003        | C.V. of R. Michael Guidash.                                                                                                                                        |
| 1004        | U.S. Pat. No. 6,614,560 ("Silverbrook").                                                                                                                           |
| 1005        | U.S. Pat. No. 6,420,763 ("Yamashita").                                                                                                                             |
| 1006        | File History of U.S. App. Ser. No. 11/622,496 (issued as U.S. Pat. No. 8,421,195).                                                                                 |
| 1007        | File History of U.S. App. Ser. No. 17/371,839 (issued as the '014 patent).                                                                                         |
| 1008        | U.S. Pat. No. 4,481,522 ("Jastrzebski").                                                                                                                           |
| 1009        | Redline comparisons of claim 1 and claim 21.                                                                                                                       |
| 1010        | U.S. Pat. Pub. 2004/0063288 A1 ("Kenney").                                                                                                                         |
| 1011        | U.S. Pat. Pub. 2001/0032983 A1 ("Miyagawa").                                                                                                                       |
| 1012        | Excerpt from Nishi, et al. (eds.) <i>Handbook of Semiconductor Manufacturing</i> , Marcel Dekker, Inc., New York (2000) (" <b>Nishi</b> ").                        |
| 1013        | Defendants' Opening Claim Construction Brief in <i>Greenthread</i> ,<br><i>LLC v. Intel Corp., et al.</i> , Case No. 6:22-cv-105-ADA (W.D. Tex.<br>Oct. 10, 2022). |
| 1014        | Plaintiffs' Claim Construction Brief in <i>Greenthread</i> , <i>LLC v. Intel</i><br><i>Corp., et al.</i> , Case No. 6:22-cv-105-ADA (W.D. Tex. Oct. 31, 2022).     |
| 1015        | Complaint in <i>Greenthread, LLC v. Intel Corp., et al.</i> , Case No. 6:22-cv-105-ADA (W.D. Tex. January 27, 2022).                                               |

| 1016 | Amended Complaint in <i>Greenthread, LLC v. Intel Corp., et al.</i> , Case No. 6:22-cv-105-ADA (W.D. Tex. April 29, 2022).                                                                               |  |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1017 | Exhibit 12 from Amended Complaint in <i>Greenthread, LLC v.</i><br><i>Intel Corp., et al.</i> , Case No. 6:22-cv-105-ADA (W.D. Tex. April 29, 2022).                                                     |  |
| 1018 | U.S. Pat. App. Pub. 2003/0136982A1 ("Rhodes").                                                                                                                                                           |  |
| 1019 | Scheduling Order in <i>Greenthread</i> , <i>LLC v. Intel Corp., et al.</i> , Case No. 6:22-cv-105-ADA (W.D. Tex. May 23, 2022).                                                                          |  |
| 1020 | United States District Courts — National Judicial Caseload<br>Profile, March 31, 2022, available at<br>https://www.uscourts.gov/statistics/table/na/federal-court-<br>management-statistics/2022/03/31-1 |  |
| 1021 | Scheduling Order in <i>Topia Tech., Inc. v. Box, Inc., et al.</i> , Case No. 6:21-cv-01372-ADA (W.D. Tex. May 20, 2022).                                                                                 |  |
| 1022 | Scheduling Order in <i>Parus Holdings, Inc., v. Apple Inc., et al.</i> , Case No. 6:21-cv-00968-ADA (W.D. Tex. August 22, 2022).                                                                         |  |
| 1023 | Scheduling Order in Lone Star SCM Systems, Ltd. V. Zebra Tech.<br>Corp., Case No. 6-21-cv-00842-ADA (W.D. Tex. August 3, 2022).                                                                          |  |
| 1024 | U.S. Pat. No. 6,483,176 (" <b>Noguchi</b> ").                                                                                                                                                            |  |
| 1025 | U.S. Pat. App. Pub. 2003/0063272A1 ("Zaidi").                                                                                                                                                            |  |
| 1026 | U.S. Pat. App. Pub. 2003/0081463A1 ("Bocian").                                                                                                                                                           |  |
| 1027 | U.S. Pat. App. Pub. 2003/0098419A1 ("Ji").                                                                                                                                                               |  |
| 1028 | Screen capture of https://www.bestbuy.com/site/sony-alpha-a7-<br>iii-mirrorless-4k-video-camera-body-only-<br>black/6213101.p?skuId=6213101                                                              |  |
| 1029 | Excerpt from Pierret, Semiconductor Fundamentals, Vol. I,<br>Addison-Wesley Publishing Company, Reading, MA, 1983.                                                                                       |  |

| 1030 | Excerpt from Grove, <i>Physics and Technology of Semiconductor Devices</i> , John Wiley & Sons, 1967.               |  |  |
|------|---------------------------------------------------------------------------------------------------------------------|--|--|
| 1031 | Excerpt from Sze, VLSI Technology, McGraw-Hill Book Company, 1983.                                                  |  |  |
| 1032 | Excerpt from Wolf and Tauber, <i>Silicon Processing for the VLSI ERA</i> , Lattice Press, Sunset Beach, CA, (2000). |  |  |

Petitioner respectfully requests inter partes review under 35 U.S.C. §311 of

claims 1-30 of U.S. Pat. No. 11,316,014 ("the '014 patent").

| Lead Counsel                       | Backup Counsel                     |
|------------------------------------|------------------------------------|
| Matthew A. Smith                   | Andrew S. Baluch                   |
| Reg. No. 49,003                    | Reg. No. 57,503                    |
| SMITH BALUCH LLP                   | SMITH BALUCH LLP                   |
| 700 Pennsylvania Ave. SE, Ste 2060 | 700 Pennsylvania Ave. SE, Ste 2060 |
| Washington, DC 20003               | Washington, DC 20003               |
| (202) 669-6207                     | (202) 880-2397                     |
| smith@smithbaluch.com              | baluch@smithbaluch.com             |
|                                    | -                                  |

## NOTICE OF LEAD AND BACKUP COUNSEL

## NOTICE OF RELATED MATTERS

The '014 patent has been asserted in *Greenthread, LLC v. Intel Corporation* et al, Case No. 6-22-cv-00105 (W.D. Tex.), filed January 27, 2022.

## NOTICE OF THE REAL-PARTIES-IN-INTEREST

The real-parties-in-interest ("RPIs") are Sony Group Corporation, Sony

Corporation, Sony Semiconductor Solutions Corporation, Sony Semiconductor

Manufacturing Corporation, Sony Taiwan Ltd., Sony Corporation of America, Sony

Electronics Inc., Dell Inc., and Dell Technologies Inc.

## NOTICE OF SERVICE INFORMATION

Please address all correspondence to the lead counsel at the addresses shown above. Petitioner consents to electronic service by email at: smith@smithbaluch.com, baluch@smithbaluch.com.

#### **GROUNDS FOR STANDING**

Petitioner hereby certifies that the patent for which review is sought is available for *inter partes* review, and that the Petitioner is not barred or estopped from requesting a *inter partes* review on the grounds identified in the petition.

#### STATEMENT OF PRECISE RELIEF REQUESTED

Petitioner respectfully requests that claims 1-30 of the '014 patent be canceled based on the following grounds:

Ground 1: Claims 1-15, 17, and 20-30 were obvious over Yamashita.

Ground 2: Claims 1-30 were obvious over Silverbrook in view of Yamashita.

**Ground 3:** Claims 1-30 were obvious over Silverbrook in view of Yamashita and Nishi.

### THRESHOLD REQUIREMENT FOR *INTER PARTES* REVIEW

As shown in the Grounds set forth below, the information presented in the instant petition, if unrebutted, demonstrates that "it is more likely than not that at least 1 of the claims challenged in the petition is unpatentable." 35 U.S.C. § 314(a).

#### I. INTRODUCTION

#### A. Technical Background

The '014 patent relates to semiconductor devices having graded dopant concentrations. Petitioner's expert, Mr. Guidash, provides an introduction to the technology concepts relevant to the '014 patent. (Ex. 1002, ¶¶24-68).

#### **II. CLAIM CONSTRUCTION**

"In an inter partes review proceeding, a claim of a patent...shall be construed using the same claim construction standard that would be used to construe the claim in a civil action under 35 U.S.C. 282(b), including construing the claim in accordance with the ordinary and customary meaning of such claim as understood by one of ordinary skill in the art and the prosecution history pertaining to the patent." 37 C.F.R. §42.100(b).

Petitioner does not believe that claim construction is required for the Board to evaluate obviousness in this Petition.

Greenthread LLC and defendants related to Dell and Intel have taken claim construction positions in the co-pending litigation, as reflected in Exhibits 1013 and 1014.

## III. DETAILED EXPLANATION OF THE REASONS FOR UNPATENTABILITY

#### Ground 1. Claims 1-15, 17, and 20-30 were obvious over Yamashita

Claims 1-15, 17, and 20-30 were obvious under 35 U.S.C. §103(a) over U.S.

Pat. No. 6,420,763 ("Yamashita")(Ex. 1005).

Yamashita was not of record during the prosecution of the application leading to the '014 patent.

#### A. Effective Prior Art Date of Yamashita

Yamashita is a U.S. patent that issued on July 16, 2002, and is thus prior art under pre-AIA 35 U.S.C. §102(b).

#### **B.** Overview of the Combination

Yamashita teaches semiconductor devices for, e.g., DRAM in integrated circuits. (Ex. 1005, 1:7-15). Yamashita, on its own, expressly teaches almost all elements of the claims. (Ex. 1002, ¶72). This Ground is one of obviousness for a few reasons. First, to the extent the preambles of claims 1 and 21 are limiting, Yamashita renders obvious an "electronic system" by teaching semiconductor devices useful for memory. This Ground, however, further posits that it would have been obvious to use Yamashita in an electronic system. Second, Yamashita describes retrograde n-wells and retrograde p-wells. "Retrograde" wells are wells that have a dopant level peak below the surface. (Ex. 1005, Fig. 55, 21:35-41). While Yamashita expressly shows a dopant profile concentration having a graded dopant profile in a retrograde p-well, it does not illustrate the corresponding graded dopant concentration profile in a retrograde n-well, which would have been obvious. (Ex. 1002, ¶72). Third, Yamashita teaches that graded dopant profiles create potential gradients that aid carrier movement, and the ability to aid carrier movement in the specific Eighth Embodiment on which the Ground relies would have been obvious. (Ex. 1002, ¶72). Finally, this Ground also posits obviousness for certain

dependent claims, as explained in detail in the claim mapping section where appropriate. (Ex. 1002,  $\P72$ ). The Rationale underpinning other obviousness grounds will be presented in the Claim Mapping section, under each claim element as appropriate.

## C. Rationale (Motivation) Supporting Obviousness

It would have been obvious to use Yamashita's devices in an electronic system.

Yamashita teaches semiconductor structures useful for memory (and in particular, DRAM) having both a logic circuit region and a memory cell region, as shown with respect to the Eighth Embodiment in Fig. 53, reproduced here:

FIG.53



(Ex. 1005, Fig. 53, 6:1-2, 21:19-34)(Ex. 1002, ¶74). Yamashita states:

"The semiconductor device is divided roughly into an element region (a memory cell region) for storing information of large-capacity mainly and an element region (a logic circuit region) for executing logical calculations while exchanging information of large-capacity with the memory cell region."

#### (Ex. 1005, 21:27-33)(Ex. 1002, ¶74).

Yamashita renders obvious "electronic systems" first because it teaches "semiconductor devices" (Ex. 1005, Title, Abstract, 21:19-24), which are themselves "electronic systems". (Ex. 1002, ¶75). Second, to the extent that an

"electronic system" means something other than a "semiconductor device", it was well-known in the relevant timeframe that semiconductor devices were used *within* electronic systems. (Ex. 1002, ¶76). For example, Yamashita expressly teaches the use of its circuits in DRAM ("Dynamic Random Access Memory"). (Ex. 1005, Fig. 53, 21:20-34)(Ex. 1002, ¶76). It was well-known in the relevant timeframe that memory, including DRAM, was used in computers, appliances, and other types of electronic systems. (Ex. 1002, ¶76). It would have been obvious to use Yamashita's circuits for logic and memory in memory devices, computers, and other systems because that was the purpose of computer memory in the relevant timeframe. (Ex. 1002, ¶76).

A POSITA further would have found the combination obvious because Yamashita represents a known type of integrated circuit that required circuitry for DRAM and logic circuits, and would have been used for its known purpose in a predictable manner. (Ex. 1002, ¶77). *See KSR Int'l Co. v. Teleflex, Inc.*, 550 U.S. 398, 416-21 (2007).

Other aspects of the Rationale supporting obviousness will be explained below in the Claim Mapping section, below, under the claim limitation to which the obviousness argument pertains.

#### **D.** Graham Factors

The level of ordinary skill encompassed a person having a Bachelor's Degree

in electrical engineering, microelectronics engineering or a related field and three years of experience relating to semiconductor device manufacturing, where a higher level of education may substitute for experience and vice versa. (Ex. 1002, ¶79).

The scope and content of the prior art are discussed throughout the Ground.

The **differences between the prior art and the claims** are discussed in the section entitled "Rationale (Motivation) Supporting Obviousness", above, and in the claim mapping, below.

Petitioner is not aware of any **secondary considerations** that would make an inference of non-obviousness more likely.

#### E. Reasonable Expectation of Success

A person of ordinary skill in the art ("POSITA") in the relevant timeframe would have had a reasonable expectation of success in using the prior art in the manner discussed in this petition. (Ex. 1002, ¶83). As Mr. Guidash explains, the art was relatively predictable in the relevant timeframe (September 2004). (Ex. 1002, ¶83). A POSITA would have been able to make any necessary modifications to implement the Ground, and in particular would have been able to use Yamashita's techniques in electronic devices, and to adjust doping gradients, electric fields created by dopant gradients and carrier movement to effect the purposes of Yamashita. (Ex. 1002, ¶83).

#### F. Analogous Art

Yamashita is analogous art because it is directed to the same field as the '014 patent (semiconductor devices). (Ex. 1001, claim 1, Abstract, 1:39-46)(Ex. 1005, Title, Abstract)(Ex. 1002, ¶84). Furthermore, the teachings of Yamashita would have been reasonably pertinent to the problems facing the named inventors, specifically, the improvement of memory function. (Ex. 1001, 3:48-4:1)(Ex. 1005, 1:12-3:22) (Ex. 1002, ¶84). *See Wyers v. Master Lock Co.*, 616 F.3d 1231, 1238 (Fed. Cir. 2010)("The Supreme Court's decision in *KSR* [cite omitted], directs us to construe the scope of analogous art broadly....").

## G. Claim Mapping

This section maps the challenged claims to the relevant disclosures of Yamashita, where the claim text appears in bold-italics, and the relevant mapping follows the claim text. The Petitioner has added numbering and lettering in brackets (e.g., 1[a], [1b]) to certain claim elements, to facilitate the discussion.

## CLAIM 1

## "1[a] An electronic system, the system comprising: at least one semiconductor device, the at least one semiconductor device including:"

Yamashita teaches and renders obvious an **electronic system comprising at least one semiconductor device**. Specifically, Yamashita teaches semiconductor devices, which are also electronic systems that in turn contain smaller semiconductor

devices, such as transistors and capacitors. (Ex. 1005, Title, 1:7-16, 2:63-67)(Ex. 1002, ¶86). As discussed above, it would have been obvious to include the semiconductor device of Yamashita in an electronic system for the reasons discussed in the section above entitled "Rationale (Motivation) Supporting Obviousness". (Ex. 1002, ¶86).

# "[1b] a substrate of a first doping type at a first doping level having a surface;"

Yamashita teaches a substrate of a first doping type at a first doping level having a surface. Yamashita teaches a semiconductor device having a substrate 1, as shown below in the reproduction of Fig. 53 of Yamashita, with an added, reddashed box to show the reference numeral 1 of the substrate:



## FIG.53

(Ex. 1005, Fig. 53, 6:1-2, 21:20-24, 22:19-24, 7:19-21)(Ex. 1002, ¶87).

The substrate 1 is "p type semiconductor substrate 1 containing boron of a concentration on the order of  $1 \times 10^{16}$ / cm<sup>3</sup>". (Ex. 1005, 6:1-2, 21:20-24, 22:19-24, 7:19-21)(Ex. 1002, ¶88). Thus, the substrate is **of a first doping type** (p type) **at a first doping level** ( $1 \times 10^{16}$ / cm<sup>3</sup>). (Ex. 1005, 8;13-14)(Ex. 1002, ¶88). The substrate has a top **surface** (the top surface of the device shown in Fig. 53). (Ex. 1002, ¶88).

"[1c] a first active region disposed adjacent the surface with a second doping type opposite in conductivity to the first doping type and within which transistors can be formed;"

Yamashita teaches a first active region disposed adjacent the surface with a second doping type opposite in conductivity to the first doping type within which transistors can be formed. First, Yamashita teaches a series of active regions separated by separation regions:

"As shown in FIG. 57, the field oxide film 24 is formed on the separation region on the main surface of the p type semiconductor substrate 1 containing boron of concentration on the order of  $1 \times 10^{16}$  / cm<sup>3</sup>, and the oxide film 29 for the gate oxide film 26 is formed on the active region."

(Ex. 1005, 22:33-37)(Emphasis added)(Ex. 1002, ¶89). Figure 57 of Yamashita (referenced in the quote above) is reproduced below, with the locations of the eventual active regions indicated with added red arrows:

FIG.57



(Ex. 1005, 6:9-10, 22:29-39)(Ex. 1002, ¶89). The active regions at this stage in manufacturing are covered by a thin gate oxide, and separated by thick portions of field oxide 24. (Ex. 1005, 22:33-37)(Ex. 1002, ¶89). The field oxide has the function of isolating active regions from one another. (Ex. 1005, 22:33-37)(Ex. 1002, ¶89). The "gate oxide", after later steps, will become the oxide that separates gate electrodes from transistor channels in MOSFET transistors. (Ex. 1002, ¶89).

The active regions are disposed **adjacent to** the top **surface of the substrate** 1. (Ex. 1005, Fig. 57, 22:33-37)(Ex. 1002, ¶90).

Yamashita teaches that certain active regions will have n-type doping, which is a second doping type opposite in conductivity to the first doping type (which

is p-type, as discussed above under claim limitation [1b]). (Ex. 1005, 23:4-16, 21:55-58, 21:66-22:1, 21:20-24, 22:7-9)(Ex. 1002, ¶91). The **first active region** with an n-type doping is indicated by the added red arrow in the reproduction of Fig. 53, reproduced below:





(Ex. 1005, 21:20-24)(Ex. 1002, ¶91).

The **first active region** is formed by ion implantation of phosphorous, producing a "retrograde n well 4" extending from the surface of the semiconductor to some depth. Yamashita explains:

"As shown in FIG. 63, a resist 43 is formed. The resist 43 has an opening portion on a formation region for the PMOSFET in the logic circuit region. **Phosphorus, which is a source of n type impurity** 

ions, is implanted through the opening portion in the formation region by conditions of 300 keV - 2.5 MeV,  $1 \ge 10^{12} - 1 \ge 10^{14} / \text{ cm}^2$ , and the retrograde n wells 4, 9 are formed."

(Ex. 1005, 23:4-10)(Emphasis added)(Ex. 1002, ¶92). Figure 63, discussed in the quote above, is reproduced here:

# FIG.63



(Ex. 1005, Fig. 63)(Ex. 1002, ¶92). Petitioner notes that in the semiconductor arts, a substrate typically contains active regions, which can in turn contain or be contained in wells. (Ex. 1002, ¶94).

The first active region is a region **within which transistors can be formed.** Fig. 53, reproduced below with added labels and arrows, depicts the source, drain and channel of a transistor, which meets the claim language under the Patent Owner's interpretation (Ex. 1014, p. 33):



(Ex. 1005, Fig. 53, 6:1-2, 21:55-58)(Ex. 1002, ¶93). Furthermore, Yamashita teaches that additional transistors can be formed in this same region:

"A plurality of transistors or a single transistor is formed on the retrograde p well 8, the retrograde n well 4 and the retrograde n well 9 (not shown), and a CMOS is formed on the logic circuit region."

(Ex. 1005, 21:55-58)(Emphasis added)(Ex. 1002, ¶93).

"[1d] a second active region separate from the first active region disposed adjacent to the first active region and within which transistors can be formed;"

Yamashita teaches a second active region separate from the first active region disposed adjacent to the first active region within which transistors can be formed. (Ex. 1002, ¶94). The second active region is shown in Fig. 53, reproduced below, with an added red arrow showing the second active region:



(Ex. 1005, Fig. 53)(Ex. 1002, ¶94). The second active region has a retrograde p well
8. (Ex. 1005, 21:20-23, 21:55-58, 22:64-23:3, 23:13-14)(Ex. 1002, ¶94). Petitioner

FIG.53

notes that in the semiconductor arts, a substrate typically contains active regions, which can in turn contain or be contained in wells. (Ex. 1002, ¶94).

The second active region is **separate[d] from the first active region** by a "separation region", which is comprised of an isolating field oxide layer 24, as explained above under element [1c]. (Ex. 1005, 22:33-37)(Ex. 1002, ¶95). Petitioner notes that the '014 patent similarly separates active regions by isolation regions. (*e.g.*, Ex. 1001, claim 6)(Ex. 1002, ¶95).

The second active region is also **adjacent to the first active region**, as shown in Fig. 53, above. (Ex. 1002, ¶96). This adjacent nature of the active regions was also obvious from the disclosure of CMOS logic, as Mr. Guidash explains. (Ex. 1002, ¶96).

Finally, Fig. 53 depicts a transistor formed in the second active region, and Yamashita teaches that additional **transistors can be formed in the second active region**:

"A plurality of transistors or a single transistor is formed on the retrograde p well 8, the retrograde n well 4 and the retrograde n well 9 (not shown), and a CMOS is formed on the logic circuit region."

(Ex. 1005, 21:55-58)(Emphasis added)(Ex. 1002, ¶97).

# *"[1e] transistors formed in at least one of the first active region or second active region;"*

23

As explained above under elements [1c] and [1d], Yamashita teaches that transistors are formed in both the first and second active regions. (Ex. 1005, Fig. 53, 21:55-58)(Ex. 1002, ¶98).

"[1f] at least a portion of at least one of the first and second active regions having at least one graded dopant concentration to aid carrier movement from the first and second active regions towards an area of the substrate where there are no active regions; and"

Yamashita teaches that both **the first and second active regions** each have **at least one graded dopant concentration to aid carrier movement from the first and second active regions towards an area of the substrate where there are no active regions.** Specifically, the first active region contains a retrograde n well 4, and the second active region contains a retrograde p well 8. (Ex. 1005, 21:19-25, 22:7-9)(Ex. 1002, ¶99). As Mr. Guidash explains, a "retrograde well" is an area of a semiconductor device that has a dopant concentration peak below the surface of the device, and thus a graded dopant profile that creates the claimed carrier movement. (Ex. 1002, ¶99)(Ex. 1018, ¶0045). The '014 patent admits that:

"As desired, the n-well and p-wells can also be graded or retrograded in dopants to sweep those carriers away from the surface as well."

(Ex. 1001, 4:7-9).

With respect to the **second active region** (which has a retrograde p well 8), Yamashita discloses a cross-section in Fig. 54. The cross-section in Fig. 54 is

reproduced here:



(Ex. 1005, 6:3-4, 21:19-26)(Ex. 1002, ¶100). In Fig. 54, Yamashita shows, running through the second active region, a vertical axis C-C' toward the left-hand side. Along that axis, there is the dopant ("impurity") concentration profile shown in Fig. 55, reproduced here:

FIG.55



(Ex. 1005, 21:35-36, 6:5-6)(Ex. 1002, ¶100). The horizontal axis of Fig. 55 represents the depth from the top surface of the device, where the top surface is at depth zero on the left-hand side. (Ex. 1002, ¶100). The vertical axis represents the dopant concentration (called the "impurity density" here). (Ex. 1002, ¶100). As is visible from the figure, the **dopant concentration is graded**, because it increases from the surface, reaches a peak, and because it then decreases from the peak to a flatter portion at around a depth of two microns. (Ex. 1002, ¶100).

With respect to the first active region, although Yamashita does not provide a

graph similar to the one shown in Fig. 55, Yamashita does disclose that the well 4 is a "retrograde n well". (Ex. 1005, 21:19-25, 21:55-22:1, 22:7-9, 23:4-17)(Ex. 1002, ¶101). This indicates that the n well 4 has a graded dopant concentration profile with a peak below the surface, similar to the one shown in Fig. 55. (Ex. 1002, ¶101). Furthermore, the ion implantation step described by Yamashita (Ex. 1005, 23:4-12, Fig. 63) would have produced a phosphorus (dopant) profile in the retrograde n well 4 similar to the dopant profile shown in Fig. 55 for boron. (Ex. 1002, ¶101). Thus, it would have been obvious based on the description of well 4 as a "retrograde n well", the corresponding description of the dopant profile of the similarly-labeled retrograde p well 8, and the conditions under which the retrograde n well was created, that the first active region also had a dopant profile with a peak below the surface of the device, and thus a **graded dopant concentration**. (Ex. 1002, ¶101).

Under the Patent Owner's claim construction apparent from both its claim construction briefing and its infringement contentions,<sup>1</sup> the graded dopant profiles

<sup>&</sup>lt;sup>1</sup> (Ex. 1014, pp. 26)(patent owner's claim construction briefing, interpreting all claim terms in all asserted patents containing the language "to aid the movement" [of carriers], and stating "[t]he claim even says where the movement occurs: it is in the drift layer, and the carriers move **downward**")(Emphasis added); (Ex. 1017,

would obviously have the effect of aiding carrier movement from the first and second active regions towards an area of the substrate where there are no active regions, because graded dopant profiles move carriers downward in the device. (Ex. 1002, ¶102). As explained by Mr. Guidash, a dopant concentration that is graded at some portion along the axis from the top to the bottom of the device will produce an electric field that aids movement of carriers with one type of charge toward the bottom of the device, and carriers with the opposite charge toward the top of the device. (Ex. 1002, ¶102). The carriers that move toward the bottom of the device (an area of the substrate where there are no active regions) are carriers that are aided from the first and second active regions towards an area of the substrate where there are no active regions towards an area of the substrate where there are no active regions towards an area of the substrate where there are no active regions towards an area of the substrate where there are no active regions towards an area of the substrate where there are no active regions towards an area of the substrate where there are no active regions towards an area of the substrate where there are no active regions towards an area of the substrate where there are no active regions towards an area of the substrate where there are no active regions towards an area of the substrate where there are no active regions towards an area of the substrate where there are no active regions towards an area of the substrate where there are no active regions towards an area of the substrate where there are no active regions towards an area of the substrate where there are no active regions towards an area of the substrate where there are no active regions towards an area of the substrate where there are no active regions towards an area of the substrate where towards an area of the substrate w

The obvious effect of Yamashita's graded dopant profiles is exemplified by

pp. 12-13 (numbers at top))(Patent Owner's infringement contentions directed to a Sony image sensor, describing alleged dopant profiles that aid carrier movement from the surface to the bottom of the substrate, by arguing that "**at least one downward sloped portion** is shown in each of the boron-11 and arsenic plots above, viewed from right (more depth) to left (less depth).")(Emphasis added)(Ex. 1017, pp. 31-32)(applying the same reasoning to the '014 patent).

Figs. 3 and 4 of Yamashita, shown side-by-side below. (Ex. 1002, ¶103). Fig. 3 shows a dopant profile concentration that has a peak between 1 and 2 microns' depth, similar to the peak shown in the dopant concentration profile of Fig. 55. (Ex. 1002, ¶103). That peak produces an electric potential function (the derivative of which is an electric field) as shown in Fig. 4 (right side):



(Ex. 1005, 3:61-64, 7:32-8:5)(Ex. 1002, ¶103). Because of the electric field produced by the retrograde p well, negative carriers (electrons) will move down the slope to the right of the large negative potential peak, while positive carriers (holes) will move up the slope to the left of the positive potential peak, and thus both types of carriers are aided in their movement from the first and second active regions towards an area of the substrate where there are no active regions. (Ex. 1005, 7:32-8:5)(Ex. 1002, ¶104). It would have been obvious to implement, in the Eighth

embodiment of Yamashita, a potential gradient similar to the one in Fig. 4 from the surface to about 2.5 microns in depth using a graded dopant concentration. (Ex. 1002, ¶105). This was obvious because of the similarity of the dopant concentration profiles between 0 and 2.5 microns depth in Figs. 3 and 55, and because the potential gradient of Fig. 4 would fulfill the function of the Eighth Embodiment of Yamashita, namely that "soft error based on electrons can be controlled" by aiding minority carriers toward the bottom of the device. (Ex. 1005, 23:17-26, 7:56-63)(Ex. 1002, ¶105).

Furthermore, during prosecution of related U.S. Patent No. 8,421,195, the Applicant stated that "a graded dopant concentration itself creates a 'built-in' electrical field that forces the movement of carrier into a particular direction, whereby the 'direction' of the electrical field and the resulting direction of the carrier movement depends solely on the slope of the graded concertation of dopant." (Ex. 1006, pp. 100-101)(*citing* Ex. 1008, 5:11-13). Accordingly, under Applicant's interpretation, the retrograde wells of Yamashita are sufficient to meet the claim language.

### "[1g] at least one well region adjacent to the first or second active region containing at least one graded dopant region, the graded dopant region to aid carrier movement from the surface towards the area of the substrate where there are no active regions,"

Yamashita further teaches at least one well region adjacent to the first or

**second active region.** The well region is "retrograde p well 3", which is shown in Fig. 53. (Ex. 1005, 21:20-22, 21:51-54)(Ex. 1002, ¶106). Figure 53 is reproduced below with an added, red-dashed box around the reference numeral 3 on the right-hand side:



**FIG.53** 

(Ex. 1005, Fig. 53, 21:42-54)(Ex. 1002, ¶106).

The retrograde p-well 3 is a **well region**. (Ex. 1002, ¶107). The well region is **adjacent to the first or second active region**, as shown in Fig. 53. (Ex. 1002, ¶107). It was also obvious to situate the well 3 adjacent to the first active region to have CMOS logic circuits adjacent to a memory area, as suggested by Yamashita. (Ex. 1005, Fig. 53, 21:27-32)(Ex. 1002, ¶107).

The retrograde p-well 3 further **contains at least one graded dopant region.** The dopant profile is shown in Fig. 10 of Yamashita (Ex. 1005, 21:36-41), reproduced here:

FIG.10



(Ex. 1005, 21:37-41, 22:10-19)(Ex. 1002, ¶108). Figure 10 shows a dopant concentration ("impurity density") profile similar to the one discussed above under element [1f]. (Ex. 1002, ¶108). The region labeled "p well" corresponds to the retrograde p well 3 and the region labeled "n type layer" corresponds to n type layer 5. (Ex. 1002, ¶108). The Figure shows that the p well has a concentration peak with

increasing dopant concentration beginning at the surface and proceeding to a peak, followed by decreasing dopant concentration to a depth somewhat greater than two microns, where the p well contacts the n type layer below it. (Ex. 1002, ¶108). The well region thus has **at least one graded dopant region**. (Ex. 1002, ¶108).

The graded dopant region is to **aid carrier movement from the surface towards the area of the substrate where there are no active regions**. This is obviously the case under the Patent Owner's claim construction for the same reasons discussed above under claim element [1f]. (Ex. 1002, ¶109).

Furthermore, Yamashita teaches that the graded dopant concentration profile shown in Fig. 10 produces the potential profile shown in Fig. 11, reproduced here:

**FIG.11** 



(Ex. 1005, Fig. 11, 4:14-15, 9:27-34)(Ex. 1002, ¶110). As shown in Fig. 11, the electrical potential (in Volts, in the vertical axis) varies in a manner corresponding to the dopant concentration profile. (Ex. 1002, ¶110). The variation in potential is an electric field. (Ex. 1002, ¶110). The electric field causes movement of charged carriers in opposite directions (toward or away from the bottom of the device, depending on the charge of the carrier and the local direction of the field), and thus **aids carrier movement from the surface towards the area of the substrate where there are no active regions**, under the Patent Owner's construction. (Ex. 1002, ¶110).

For example, Yamashita teaches:

"According to the substrate structure of the memory cell region, as shown in FIG. 10, as in the second embodiment, soft error based on the electron can be controlled, because **the potential barrier of electrons**, generated by  $\alpha$ -rays or the like in the p type semiconductor substrate 1, with respect to the upper side of the retrograde p well 3, becomes larger by the existence of the n type impurity layer 5, and **electron flow to the source/drain 25 on the retrograde p well 3 is interrupted**."

(Ex. 1005, 22:10-19)(Emphasis added)(Ex. 1002, ¶111). The potential barrier interrupting electron flow to the source/drain 25 (at the top of the device) indicates that the potential barrier is **aiding** electron (carrier) **movement from the surface** towards the bottom of the device, which is **towards the area of the substrate where there are no active regions** under the Patent Owner's construction. (Ex. 1002, ¶111).

## "[1h] wherein at least some of the transistors form digital logic of the semiconductor device."

Yamashita teaches that the **transistors** of the first and second active regions **form digital logic**. Yamashita states:

"A plurality of transistors or a single transistor is formed on the **retrograde p well 8**, the **retrograde n well 4** and the retrograde n well 9 (not shown), and a CMOS is formed on the **logic circuit** 

## region."

(Ex. 1005, 21:55-58)(Emphasis added)(Ex. 1002, ¶112). The logic circuit region is shown in Fig. 53, and encompasses both the first active region (discussed above under element [1c]) and the second active region (discussed above under element [1d]). (Ex. 1005, 21:55-65, 22:10-18, 22:32-39)(Ex. 1002, ¶112). CMOS logic is digital logic. (Ex. 1002, ¶112).

As described above in the section entitled "Rationale (Motivation) for the Combination", it would have been obvious to use Yamashita's techniques in a logic device such as a DRAM and associated processing circuitry. (Ex. 1002, ¶112). In that way, the combination renders obvious that **at least some of the transistors form digital logic of the semiconductor device.** (Ex. 1002, ¶112).

### CLAIM 2

"2. The system of claim 1, wherein the substrate of the at least one semiconductor device is a p-type substrate."

Yamashita teaches **the substrate is a p-type substrate**. (Ex. 1005, 22:10-14, 22:33-35)(Ex. 1002, ¶113).

### CLAIM 3

"3. The system of claim 1, wherein the substrate of the at least one semiconductor device has epitaxial silicon on top of a nonepitaxial substrate."

Yamashita teaches that its substrates can have epitaxial silicon. Specifically,
Yamashita teaches that the p type layer 2, as well as the n type layer 5, are "formed by epitaxial growth". (Ex. 1005, 8:11-16, 8:50-54, 11:62-64, 12:27-28, 15:56-61, 16:53-57, 18:39-42, 21:20-24, 26:31-36)(Ex. 1002, ¶114). Silicon formed by epitaxial growth is **epitaxial silicon**. Furthermore, these layers are "formed on the p type semiconductor substrate 1". (Ex. 1005, 8:11-15, 10: 50-54, 11:62-67, 21:20-24, Figs. 60, 53)(Ex. 1002, ¶114).

While Yamashita does not expressly state that the substrate of the Eighth Embodiment is epitaxial silicon is **on top of a nonepitaxial substrate**, this was common practice in the relevant timeframe, as explained by Mr. Guidash. (Ex. 1002, ¶115). In general, epitaxial silicon layers are higher quality for device manufacturing, but slower to grow. Therefore, providing a thicker nonepitaxial substrate, made economic sense in the relevant timeframe. (Ex. 1002, ¶115).

#### CLAIM 4

# "4. The system of claim 1, wherein the first active region and second active region of the at least one semiconductor device contain digital logic formed by one of either p-channel and n-channel devices."

See above, claim 1, limitations [1c]-[1e] (discussing the formation of transistors in the first and second active regions, as well as their dopant types), limitation [1h] (discussing the transistors forming digital logic). The transistors in the first and second active region comprise both **p-channel and n-channel** devices.

37

Specifically, transistors in the first active region comprise p-channel devices, because their channels are formed between p-type sources and drains in the n well 4, while the transistors in the second active region comprise n-channel devices, because their channels are formed between n-type sources and drains in the p well 8. (Ex. 1005, 21:42-65)(Ex. 1002, ¶116).

#### CLAIM 5

"5. The system of claim 1, wherein the first active region and second active region of the at least one semiconductor device contain either p-channel or n-channel devices in n-wells or p-wells, respectively, and each well has at least one graded dopant."

See above, claim 4 (discussing p-channel and n-channel devices), claim 1, elements [1c] and [1d] (discussing the n-wells (*e.g.*, n well 4) and p-wells (*e.g.*, p well 8) respectively), and claim limitation [1f] (discussing the graded dopant regions in the retrograde n well 4 and the retrograde p well 8). (Ex. 1002, ¶117).

### CLAIM 6

"6. The system of claim 1, wherein the first active region and second active region of the at least one semiconductor device are each separated by at least one isolation region."

Yamashita teaches that the **first active region and second active region are each separated by at least one isolation region**, specifically field oxide region 24. (Ex. 1002, ¶118). As discussed above under claim 1, element [1c], the active regions under gate oxide 29 in Fig. 57 are separated by "separation regions" in the form of

field oxide 24. (Ex. 1005, 22:32-39, 22:57-23:17)(Ex. 1002, ¶118). These separation regions are visible between active regions, including after transistor construction, in Figs. 53 and 57-63. (Ex. 1002, ¶118). Field oxide regions are isolation regions. (Ex. 1002, ¶118).

#### CLAIM 7

# *"7. The system of claim 1, wherein the graded dopant is fabricated with an ion implantation process."*

Yamashita teaches that the **graded dopant is fabricated with an ion implantation process** in each of retrograde p wells 3 and 8, as well as retrograde n well 4. (Ex. 1005, 22:57-23:17)(Ex. 1002, ¶119).

#### CLAIM 8

"8. The system of claim 1, wherein the first and second active regions of the at least one semiconductor device are formed adjacent the first surface of the substrate of the at least one semiconductor device."

Yamashita teaches this claim. (Ex. 1002, ¶120). See above, claim 1, element [1c], which already requires that the *first* active region be "disposed adjacent to the surface". (Ex. 1002, ¶120). The *second* active region, in turn, is disposed horizontally adjacent to the first active region (*see* above, claim 1, element [1d]), and is also **adjacent the first** (top) **surface of the substrate**. See above, claim 1, element [1d]. (Ex. 1002, ¶120). To the extent that the word "formed" (as opposed to the word "disposed" in claim 1) requires a physical process, the first and second

active regions are also "formed" where they are ultimately "disposed". (Ex. 1005, 21:55-22:6, Fig. 53)(Ex. 1002, ¶120).

### CLAIM 9

"9. The system of claim 1, wherein dopants of the graded dopant concentration in the first active region or the second active region of the at least one semiconductor device are either p-type or n-type."

Yamashita teaches this claim. (Ex. 1002, ¶121). See above, claim 1, limitations [1c] and [1d] (discussing dopants of the first and second active regions) as well as limitation [1f], discussing the graded dopants. (Ex. 1002, ¶121).

## **CLAIM 10**

## "10. The system of claim 1, wherein dopants of the graded dopant concentration in the first active region of the at least one semiconductor device are both p-type and n-type."

Yamashita teaches claim 10. As discussed above under claim 1, element [1b], Yamashita begins with a "p type semiconductor substrate 1 containing boron of a concentration on the order of  $1 \times 10^{16}$ / cm<sup>3</sup>". (Ex. 1005, 22:33-38, 6:1-2, 21:20-24, 22:19-24, 7:19-21)(Ex. 1002, ¶122). The substrate 1, at an earlier stage in the fabrication process, is shown in Fig. 57, reproduced here: **FIG.57** 



(Ex. 1005, Fig. 57, 22:33-38)(Ex. 1002, ¶122).

As discussed above under claim 1, element [1c], the **first active region** has a retrograde n well 4, which has a graded dopant concentration. The retrograde n well 4 is formed by the ion implantation of phosphorus ions, which are **n-type dopants**, into the already p-type substrate. (Ex. 1005, 23:4-12)(Ex. 1002, ¶123). This implantation is shown in Fig. 63, reproduced again here:

FIG.63



(Ex. 1005, Fig. 63, 23:4-12)(Ex. 1002, ¶123).

Because the n well 4 (which is in the first active region) is formed by the implantation of n-type dopants into substrate 1, which has p-type dopants, and because the implantation of n-type dopants does not remove p-type dopants, Yamashita teaches claim 10. (Ex. 1002, ¶124).

#### **CLAIM 11**

# "11. The system of claim 1, wherein dopants of the graded dopant concentration in the second active region of the at least one semiconductor device are both p-type and n-type."

The combination renders claim 11 obvious. As discussed above under claim 1, elements [1d] and [1f], the second active region of Yamashita contains a

retrograde p well 8, which has a **graded dopant region** containing **p-type dopants** (namely, boron). (Ex. 1005, 22:64-23:3)(Ex. 1002, ¶125).

With respect to the required n-type dopants, it would have been obvious to use an n-type substrate, in which the retrograde p well 8 was implanted, thus providing both p-type and n-type dopants. (Ex. 1002, ¶126).

Specifically, Yamashita discloses, in the context of its Seventh Embodiment, an "n type semiconductor substrate 11". (Ex. 1005, 19:57-20:7, 20:31-39, Fig. 48)(Ex. 1002, ¶127). The n type semiconductor 11 then has a p type impurity layer 2 and a retrograde p well 3. Yamashita states:

"A substrate of the semiconductor device, as shown in FIG. 48, comprises the n type semiconductor substrate 11 containing phosphorus of concentration on the order of  $1 \times 10^{16}$  /cm<sup>3</sup>, the n type impurity layer 5 containing phosphorus of concentration on the order of  $1 \times 10^{15}$  /cm<sup>3</sup> and the retrograde p well 3 containing boron of concentration on the order of  $1 \times 10^{15}$  /cm<sup>3</sup> and the order of  $1 \times 10^{18}$  /cm<sup>3</sup>."

(Ex. 1005, 20:1-7)(Ex. 1002, ¶127). The layers are shown in Fig. 48, reproduced here:

**FIG.48** 



(Ex. 1005, Fig. 48)(Ex. 1002, ¶127).

It would have been obvious to use an n-type substrate, as suggested by the Seventh Embodiment of Yamashita, in the Eighth Embodiment of Yamashita. A POSITA would have recognized that the Eighth Embodiment could have been used with a p type or an n type substrate without unpredictable results and with a reasonable expectation of success, as long as the appropriately doped well is implanted for each type of device. (Ex. 1002, ¶128). In the Seventh Embodiment, for example, a retrograde p well 3 is implanted near the surface, which is similar to the retrograde p well implanted for the second active region. (Ex. 1005, 20:1-7, 20:35-39, *compare* Figs. 50 and 54)(Ex. 1002, ¶128). In addition, Yamashita teaches that the structure of the Seventh Embodiment is advantageous, specifically because:

"As in the sixth embodiment, the semiconductor structure can improve pressure resistance, because the field between the retrograde p well 3 and the n type semiconductor substrate 11 is alleviated. Further, since the n type semiconductor substrate 11 has a high concentration and the retrograde p well 3 has a low impurity concentration surface for forming the transistor, degradation of transistor threshold voltage or the like can be reduced."

(Ex. 1005, 20:31-39)(Ex. 1002, ¶128). A POSITA would thus have expected advantages in using the n type semiconductor substrate and structure of the Seventh Embodiment together with the Eighth Embodiment of Yamashita. (Ex. 1002, ¶128).

With the n type semiconductor substrate of the Seventh Embodiment, the substrate has a dopant concentration, as required by claim 1, specifically phosphorus of concentration on the order of  $1 \times 10^{16}$  /cm<sup>3</sup>. (Ex. 1005, 18:59-65)(Ex. 1002, ¶129). The dopant concentration profile along the line A – A' in Fig. 48 is shown in Fig. 50, reproduced here:

**FIG.50** 



(Ex. 1005, Fig. 50, 5:60-62, 19:65-67)(Ex. 1002, ¶129). The profile of Fig. 50 is similar to the profile in the second active region (shown in Fig. 54), as discussed above under claim 1, element [1f], except that in Fig. 50, the n type dopant (phosphorous) is present from the n type substrate.

As can be seen from the Figure, the p type dopant (boron) and n type dopant (phosphorous) overlap in the region of graded dopant profile. (Ex. 1002, ¶130). Thus, both dopant types obviously would contribute to the dopant level, meaning that **dopants of the graded dopant concentration in the second active region are both p-type and n-type.** (Ex. 1002, ¶130).

#### **CLAIM 12**

*"12. The system of claim 1, wherein dopants of the graded dopant region in the well region of the at least one semiconductor device* 

## are both p-type and n-type."

Yamashita teaches claim 12. As discussed above under claim 1, element [1g], the well region with a graded dopant concentration is the p well 3. The p well 3 is formed by boron implantation, and thus has **p-type dopants**. (Ex. 1005, 22:57-63, Fig. 53)(Ex. 1002, ¶131). The p well 3, however, is formed after the ion implantation and diffusion of phosphorous, which is an n-type dopant, forming layer 5. (Ex. 1005, 22:39-63, Figs. 58-61)(Ex. 1002, ¶131). Because the p well 3 is formed by the implantation of p-type dopants into n type layer 5, which has n-type dopants, and because the implantation of p-type dopants does not remove n-type dopants, Yamashita teaches claim 12. (Ex. 1002, ¶131).

#### **CLAIM 13**

"13. The system of claim 1, wherein the transistors which can be formed in the first and second active regions of the at least one semiconductor device are CMOS digital logic transistors requiring at least a source, a drain, a gate and a channel."

Yamashita teaches that **the transistors which can be formed in the first and second active regions are CMOS digital logic transistors.** The first and second active regions, and their transistors, are discussed above under claim 1, elements [1c]-[1e]. Yamashita states that the transistors can form CMOS digital logic. Yamashita states:

"A plurality of transistors or a single transistor is formed on the retrograde p well 8, the retrograde n well 4 and the retrograde n well

9 (not shown), and a CMOS is formed on the logic circuit region."

(Ex. 1005, 21:52-58)(Emphasis added)(Ex. 1002, ¶132). As Mr. Guidash explains, a POSITA would have understood from this description that pMOS transistors are formed in the n well 4, and nMOS transistors are formed in the p well 8, and that these transistors together form CMOS digital logic, and are thus **CMOS digital logic transistors**. (Ex. 1002, ¶132). The MOSFET transistors in Yamashita have sources, drains, channels and gates. (Ex. 1005, 21:55-65, 22:32-39)(Ex. 1002, ¶132).

#### <u>CLAIM 14</u>

# "14. The system of claim 1, wherein the at least one semiconductor device is a dynamic random access memory (DRAM)."

Yamashita renders claim 14 obvious. (Ex. 1002, ¶133). Specifically, as explained above under the Rationale (Motivation) Supporting Obviousness, Yamashita already renders obvious using its semiconductor devices in **a dynamic random access memory (DRAM).** (Ex. 1005, Fig. 53, 21:20-34)(Ex. 1002, ¶133).

#### <u>CLAIM 15</u>

# "15. The system of claim 1, wherein the at least one semiconductor device is a complementary metal oxide semiconductor (CMOS) with a nonepitaxial substrate."

Yamashita renders claim 15 obvious. (Ex. 1002, ¶134). *See* above, claim 13 (addressing CMOS) and claim 3 (addressing the nonepitaxial substrate). (Ex. 1002, ¶134).

## **CLAIM 17**

# *"17. The system of claim 1, wherein the at least one semiconductor device comprises digital logic and capacitors."*

Yamashita renders claim 17 obvious. (Ex. 1002, ¶135). Yamashita renders obvious DRAM, which has individual cells that store individual bits of information as charge in a **capacitor**. (Ex. 1005, 1:12-15)(Ex. 1002, ¶135). Yamashita also expressly teaches forming capacitors. (Ex. 1005, 23:10-12)(Ex. 1002, ¶135). Yamashita likewise teaches **digital logic**, as discussed above under claim 1, element [1h]. (Ex. 1002, ¶135).

## **CLAIM 20**

## "20. The system of claim 1, wherein each of the first and second active regions of the at least one semiconductor device are in the lateral or vertical direction."

See above, claim 1, elements [1c] and [1d]. The first and second active regions laterally next to one another. (Ex. 1005, Fig. 53)(Ex. 1002, ¶136).

### **CLAIM 21**

Claim 21 is similar to claim 1. A comparison (redline) of differences between

claims 1 and 21 is provided in Ex. 1009 (p. 1).

### "21[a]. An electronic system, comprising: at least one semiconductor device, the at least one semiconductor device including:"

See discussion above, claim 1, element 1[a], which has the same language.

(Ex. 1002, ¶138)(Ex. 1009, p. 1).

# "[21b] a substrate of a first doping type at a first doping level having a surface;"

See discussion above, claim 1, element [1b], which has the same language.

(Ex. 1002, ¶139)(Ex. 1009, p. 1).

## "[21c] a first active region disposed adjacent the surface of the substrate with a second doping type opposite in conductivity to the first doping type and within which transistors can be formed in the surface thereof;"

See discussion above, claim 1, element [1c], which has similar language (Ex.

1002, ¶140)(Ex. 1009, p. 1). The present element [21c] specifies that the "surface" is the "surface of the substrate", and that transistors can be formed "in the surface" of the first active region. These differences in language do not affect the mapping of the prior art onto the claim, because the transistors in Yamashita's first and second active regions are formed at the surface of the substrate, which is also the surface of the active region. *See* above, claim 1, element [1e]. (Ex. 1002, ¶140).

### "[21d] a second active region separate from the first active region disposed adjacent to the first active region and within which transistors can be formed in the surface thereof;"

See discussion above, claim 1, element [1d], which has similar language (Ex. 1002, ¶141)(Ex. 1009, p. 1). The present element [21d] specifies that transistors can

be formed "in the surface" of the second active region. This difference in language does not affect the mapping of the prior art onto the claim, because the transistors in Yamashita's first and second active regions are formed at the surface of the substrate, which is also the surface of the active region. *See* above, claim 1, element [1e]. (Ex. 1002, ¶141).

# "[21e] transistors formed in at least one of the first active region or second active region;"

See discussion above, claim 1, element [1e], which has the same language. (Ex. 1002, ¶142)(Ex. 1009, p. 1).

## "[21f] at least a portion of at least one of the first and second active regions having at least one graded dopant concentration to aid carrier movement from the surface to an area of the substrate where there are no active regions;"

See discussion above, claim 1, element [1f], which has similar language. (Ex. 1002, ¶143)(Ex. 1009, p. 1). The present claim element [21f] specifies that carrier movement is aided "from the surface" instead of "from the first and second active regions", but this does not affect the mapping of the prior art to the claim, because the first and second active regions are aligned with the surface [of the substrate]. *See* above, claim 1, element [1c]-[1d]. (Ex. 1002, ¶143).

# "[21g] and at least one well region adjacent to the first or second active region containing at least one graded dopant region, the

### graded dopant region to aid carrier movement from the surface to the area of the substrate where there are no active regions, and"

See discussion above, claim 1, element [1g], which has similar language. (Ex. 1002, ¶144)(Ex. 1009, p. 1). The present claim element [21g] changes the word "towards" to "to", but this does not affect the mapping of the prior art to the claim. *See* above, claim 1, element [1g]. (Ex. 1002, ¶144)(Ex. 1006, p. 100)(Ex. 1017, pp. 12-13, 22-23)(Ex. 1014, pp. 2, 26, 28)(patent owner's claim constructions).

# *"[21h] wherein the graded dopant concentration is linear, quasilinear, error function, complementary error function, or any combination thereof."*

It was obvious from Yamashita's disclosure of the graded dopant concentration in the p well 3 (*see* above, claim 1, element [1g]) that the concentration profile was linear, **quasilinear**, **error function**, **complementary error function**, **or any combination thereof**. (Ex. 1002, ¶145).

First, the p well 3 was formed by ion implantation, and ion implantation would obviously have resulted in the claimed mathematical profile. This is because, as Mr. Guidash explains, ion implantation (followed by annealing and diffusion) yields a dopant concentration profile that can be modeled using complementary error functions. (Ex. 1002, ¶146). The claim does not specify the value of constants used, and allows for use "in any combination", thus accounting for any departures from the ideal distribution. (Ex. 1002, ¶146).

Furthermore, the clause of the claim that permits "any combination thereof" would cover the dopant profiles of Yamashita. For example, as Mr. Guidash explains, choosing a sequential combination of piece-wise linear functions having tangents to the dopant profiles of Yamashita would allow for a nearly exact reproduction of those profiles. (Ex. 1002, ¶147). This is shown, for example, in the reproduction of Fig. 10 below, which has red arrows added to show a series of linear functions that, when combined, match the profile of Fig. 10. The match between the actual dopant profile and the one formed from tangent lines can be improved to an arbitrary degree, simply by shortening the tangent lines (in the figure, by using a greater number of shorter arrows):

**FIG.10** 



(Ex. 1002, ¶147)(Ex. 1005, Fig. 10). Thus, it would have been obvious from the combination that the graded dopant concentration is linear, quasilinear, error function, complementary error function, or any combination thereof. (Ex. 1002, ¶147).

#### **CLAIM 22**

# "22. The system of claim 21, wherein the substrate of the at least one semiconductor device is an n-type substrate."

See above, claim 11, discussing that it would have been obvious to use an n type substrate with the Eighth Embodiment of Yamashita. (Ex. 1002, ¶148).

### **CLAIM 23**

"23. The system of claim 21, wherein the substrate of the at least one semiconductor device is a p-type substrate."

See above, claim 2. (Ex. 1002, ¶149).

### **CLAIM 24**

"24. The system of claim 21, wherein the substrate of the at least one semiconductor device has epitaxial silicon on top of a nonepitaxial substrate."

See above, claim 3. (Ex. 1002, ¶150).

### **CLAIM 25**

"25. The system of claim 21, wherein the first active region and second active region of the at least one semiconductor device contain at least one of either p-channel and n-channel devices."

See above, claim 4. (Ex. 1002, ¶151).

### **CLAIM 26**

"26. The system of claim 21, wherein the first active region and second active region of the at least one semiconductor device contain either p-channel or n-channel devices in n-wells or p-wells, respectively, and each well has at least one graded dopant."

See above, claim 5. (Ex. 1002, ¶152).

### **CLAIM 27**

"27. The system of claim 21, wherein the first active region and second active region of the at least one semiconductor device are each separated by at least one isolation region."

See above, claim 6. (Ex. 1002, ¶153).

### **CLAIM 28**

"28. The system of claim 21, wherein dopants of the graded dopant concentration in the first active region or the second active region of the at least one semiconductor device are either p-type or n-type."

See above, claim 9. (Ex. 1002, ¶154).

### **CLAIM 29**

"29. The system of claim 21, wherein dopants of the graded dopant concentration in the first active region of the at least one semiconductor device are both p-type and n-type."

See above, claim 10. (Ex. 1002, ¶155).

#### **CLAIM 30**

"30. The system of claim 21, wherein dopants of the graded dopant concentration in the second active region of the at least one semiconductor device are both p-type and n-type."

See above, claim 11. (Ex. 1002, ¶156).

# Ground 2. Claims 1-30 are obvious over Silverbrook in view of Yamashita.

Claims 1-30 were obvious under 35 U.S.C. §103(a) over U.S. Pat. No.

6,614,560 ("Silverbrook")(Ex. 1004) in view of Yamashita. Yamashita was discussed above under Ground 1.

Silverbrook was not of record during the prosecution of the application leading to the '014 patent.

#### A. Effective Prior Art Date of Silverbrook

Silverbrook is a U.S. patent that issued on September 2, 2003 from an application filed July 10, 1998, and is thus prior art under pre-AIA 35 U.S.C. \$\$102(a) and (e).

#### **B.** Overview of the Combination

As discussed above under Ground 1, Yamashita teaches semiconductor devices for, *e.g.*, DRAM in integrated circuits. (Ex. 1005, 1:7-15). Yamashita teaches on its own almost all elements of the claims. (Ex. 1002, ¶158). To the extent Yamashita does not itself render obvious an "electronic system" comprising a semiconductor device, Silverbrook teaches an electronic device using an integrated circuit (called an "Image Capture and Processing Chip" or "ICP") having DRAM, a CPU, an image sensor, in which it is appropriate to use Yamashita's devices. (Ex. 1004, 6:42-55, Fig. 15)(Ex. 1002, ¶158). This Ground posits that it would have been obvious to use Yamashita in a an electronic device having chip like Silverbrook's ICP. This Ground also posits obviousness for a variety of minor reasons that are apparent from Yamashita alone, as explained in detail in the claim mapping section where appropriate.

### C. Rationale (Motivation) Supporting Obviousness

It would have been obvious to use Yamashita's devices in an electronic device and integrated circuit like Silverbrook's ICP.

As discussed above under Ground 1, Yamashita teaches semiconductor

structures useful for memory (and in particular, DRAM) having both a logic circuit region and a memory cell region, as shown with respect to the Eighth Embodiment in Fig. 53. (Ex. 1005, Fig. 53, 21:20-34)(Ex. 1002, ¶160).

Silverbrook teaches a camera system (an electronic device) having an Image Capture and Processing Chip (ICP) that employs DRAM and logic circuitry. (Ex. 1004, Abstract, 6:42-10:23)(Ex. 1002, ¶161). The layout of the ICP is shown in Silverbrook's Fig. 15, reproduced here:



(Ex. 1004, 6:42-10:23)(Ex. 1002, ¶161). As seen at the bottom of Fig. 15, the ICP has DRAM and a logic circuit region for executing logical calculations (*e.g.*, the 16

bit ALU 219, the Color ALU 213, and the Convolver 215). (Ex. 1004, 6:46-48, 7:1-27, 10:9-50)(Ex. 1002, ¶161).

Silverbrook does not teach the low-level semiconductor structure of devices that form the DRAM and logic devices, but does state that they "can be vendor-supplied cores" (7:28-30). A POSITA would have understood Silverbrook to be teaching that the exact semiconductor techniques used for the DRAM and logic circuit can be obtained from other prior art. (Ex. 1002, ¶162).

A POSITA further would have found it obvious to use the techniques of Yamashita in Silverbrook. (Ex. 1002, ¶163). Yamashita teaches that its techniques can be used to achieve the advantages of:

"provid[ing] a semiconductor device having a substrate impurity structure that has both soft error resistance and latch up resistance and that prevents faulty circuit operation when the semiconductor device is formed with a fine structure."

(Ex. 1005, 3:15-18 *see also* 23:17-25)(Ex. 1002, ¶163). A POSITA thus would have found the combination obvious based on the advantages of Yamashita.

A POSITA further would have found the combination obvious because Silverbrook represents a known type of integrated circuit that required circuitry for DRAM and logic circuits, and would have been ready for improvement using the known techniques in a predictable manner. (Ex. 1002, ¶164). *See KSR Int'l Co. v. Teleflex, Inc.*, 550 U.S. 398, 416-21 (2007).

59

#### **D.** Graham Factors

The *Graham* factors are discussed above under Ground 1.

#### **E.** Reasonable Expectation of Success

A person of ordinary skill in the art ("POSITA") in the relevant timeframe would have had a reasonable expectation of success in using the prior art in the manner discussed in this Ground. (Ex. 1002, ¶166). As Mr. Guidash explains, the art was relatively predictable in the relevant timeframe (September 2004). (Ex. 1002, ¶166). A POSITA would have been able to make any necessary modifications to implement the Ground, and in particular would have been able to use Yamashita's techniques in Silverbrook, and to adjust doping gradients, electric fields created by dopant gradients and carrier movement to effect the purposes of Yamashita. (Ex. 1002, ¶166).

#### F. Analogous Art

Yamashita is analogous art as described under Ground 1. Silverbrook is analogous art because it is directed to the same field as the '014 patent (semiconductor devices). (Ex. 1001, claim 1, Abstract, 1:39-46)(Ex. 1004, Title, 1:9-11, 2:10-16). Furthermore, the teachings of Silverbrook would have been reasonably pertinent to the problems facing the named inventors, including the production of integrated circuits including CMOS image sensors and memory. (Ex. 1001, 3:48-4:1)(Ex. 1004, Title, Fig. 15, 6:41-8:17, 11:14-30)(Ex. 1002, ¶167). *See Wyers*, 616 F.3d and 1238.

60

#### G. Claim Mapping

The claim mapping for this ground is the same as the claim mapping for Ground 1, except that, in the present Ground, Silverbrook's camera system is the "electronic device" recited in the preambles of claims 1 and 21. (Ex. 1004, Abstract, 1:10-12, Fig. 1, 3:32-45). The electronic device contains a semiconductor device, in the form of Silverbrook's ICP. (Ex. 1004, 6:42-44)(Ex. 1002, ¶168). It would have been obvious to use Yamashita's techniques in Silverbrook's ICP and camera, as described above.

Furthermore, the combination alters the mapping for claims 14-19, as shown below.

#### <u>CLAIM 14</u>

# *"14. The system of claim 1, wherein the at least one semiconductor device is a dynamic random access memory (DRAM)."*

The combination renders claim 14 obvious. (Ex. 1002, ¶170). Specifically, Silverbrook teaches that its chip has DRAM, and is thus a dynamic random access memory (DRAM). (Ex. 1004, 11:13-30, 11:47-49, Fig. 15)(Ex. 1002, ¶170).

#### **CLAIM 15**

# "15. The system of claim 1, wherein the at least one semiconductor device is a complementary metal oxide semiconductor (CMOS) with a nonepitaxial substrate."

The combination renders claim 15 obvious. (Ex. 1002, ¶171). See above, claim 13 (addressing CMOS) and claim 3 (addressing the nonepitaxial substrate).

(Ex. 1002, ¶171).

#### CLAIM 16

# *"16. The system of claim 1, wherein the at least one semiconductor device is a flash memory."*

The combination renders claim 16 obvious. (Ex. 1002, ¶172). Specifically, Silverbrook teaches that its chip has flash memory, and is thus a flash memory. (Ex. 1004, 11:55-57, 11:66-12:1, Fig. 15)(Ex. 1002, ¶172).

#### <u>CLAIM 17</u>

# *"17. The system of claim 1, wherein the at least one semiconductor device comprises digital logic and capacitors."*

The combination renders claim 17 obvious. (Ex. 1002, ¶173). Yamashita and Silverbrook teach DRAM, which has individual cells that store individual bits of information as charge in a capacitor. (Ex. 1004, 11:13-30, 11:47-49)(Ex. 1005, 1:12-15)(Ex. 1002, ¶173). Yamashita also expressly teaches forming capacitors. (Ex. 1005, 23:10-12)(Ex. 1002, ¶173). Yamashita and Silverbrook likewise teach digital logic, as discussed above under claim 1, element [1h]. (Ex. 1002, ¶173).

#### <u>CLAIM 18</u>

# *"18. The system of claim 1, wherein the at least one semiconductor device is a central processing unit."*

The combination renders claim 15 obvious. (Ex. 1002, ¶174). Specifically, Silverbrook teaches that its chip has a central processing unit, and is thus a central

processing unit. (Ex. 1004, 11:54-55, 11:65-67, Fig. 15)(Ex. 1002, ¶174).

### <u>CLAIM 19</u>

# *"19. The system of claim 1, wherein the at least one semiconductor device is an image sensor."*

The combination renders claim 19 obvious. (Ex. 1002, ¶175). Specifically, Silverbrook teaches that its chip has an image processor, and thus is an image sensor. (Ex. 1004, 11:27-30, 11:42-45, 12:12-23, Fig. 15)(Ex. 1002, ¶175).

# Ground 3. Claims 1-30 are obvious over Silverbrook, Yamashita, and Nishi.

Claims 1-30 were obvious over Silverbrook and Yamashita (Grounds 1 and

2) in further view of the Nishi, et al. (eds.) *Handbook of Semiconductor Manufacturing Technology*, Marcel Dekker, Inc., New York (2000)(Ex. 1012).

#### **A. Effective Prior Art Dates**

Silverbrook and Yamashita are prior art as discussed under Grounds 1 and

2.

Nishi is a textbook published in the year 2000. (Ex. 1002, ¶177)(*citing* Exs. 1024-1027). It thus qualifies as prior art under pre-AIA 35 U.S.C. §102(b).

#### **B.** Overview of the Ground

This ground posits that it would have been obvious to provide for additional graded dopant profile portions to the retrograde wells 4 and 8 of Yamashita, as taught

by Nishi. The ground is directed to the possibility that the Patent Owner might argue both that the term "active region" has a particular depth at which it stops, and that Yamashita does not teach a graded dopant profile within that depth.

The combination with Nishi begins with the observation that Nishi teaches a "modulated retrograde well" dopant profile—applicable to CMOS transistors—in its Fig. 11 and surrounding text. (Ex. 1012, p. 086)(Ex. 1002, ¶179). Figure 11 of Nishi is reproduced below, and shows a dopant concentration profile with depth, where the surface of the substrate is on the left side of the figure:





(Ex. 1012, Fig. 11, p. 086)(Ex. 1002, ¶179).

This ground posits that it would have been obvious to use at least the left-most peak in the Nishi Fig. 11 profile (labeled with "Threshold voltage, Punchthrough Suppression" at the peak and "Channel Mobility" at the left shoulder") in Yamashita's retrograde wells 4 and 8. (Ex. 1012, p. 086)(Ex. 1002, ¶180). This would have provided for a graded dopant profile that is very close to the surface of the device in Yamashita, and within the transistor channel. (Ex. 1002, ¶180). A

modified version of Fig. 55 of Yamashita, showing the additional peak from Nishi, is provided below, with an added, red-dashed line indicating the peak from Nishi provided for punch-through suppression and threshold voltage, with adjacent valleys for channel mobility and hot carrier control:



(Ex. 1002, ¶180). A similar modification would be made to the dopant profiles in both wells 4 and 8, using n-type and p-type dopants, respectively. (Ex. 1002, ¶181).

#### A. Rationale (Motivation) Supporting Obviousness

The modification would have been obvious. (Ex. 1002, ¶182). Yamashita

already suggests such a modification, stating:

"A plurality of transistors or a single transistor is formed on the retrograde p well 8, the retrograde n well 4 and the retrograde n well 9 (not shown), and a CMOS is formed on the logic circuit region. In this case, in the retrograde wells, the channel implantation layer for punch-through prevention and threshold control is formed at the depth of 0-0.2 μm from the substrate as needed."

(Ex. 1005, 21:55-61)(Emphasis added)(Ex. 1002, ¶182). This expressly suggests forming an implantation in the transistor channel region, which would result in a peak of dopant concentration at a depth between 0 and 0.2  $\mu$ m. (Ex. 1002, ¶182). Furthermore, the purpose of this implantation is for "punch-through prevention and threshold control", which are exactly the purposes shown in Fig. 11 of Nishi for the left-most (shallowest) dopant concentration peak. (Ex. 1002, ¶182). This implantation would make sense in Yamashita's device, as Mr. Guidash explains. (Ex. 1002, ¶182).

Furthermore, Yamashita teaches that the transistors in the Logic Circuit Region (*see* Fig. 53) are MOSFET transistors in a CMOS process. (Ex. 1005, 21:34)(Ex. 1002, ¶183). Nishi teaches that the modulated retrograde well is particularly effective for such transistors, and had, by 2000, replaced other standard well processes. (Ex. 1012, p. 086)(Ex. 1002, ¶183). Nishi explains:

"Ion implantation is essential for fabricating the twin tub (both p-

67

well and n-well implants) CMOS process. The modulated well structure (Fig. 11) has replaced the older diffused well process, due to its higher processing flexibility and lower cost. Since the well forms the MOSFET's 'back gate', the well doping will fundamentally affect the transistor's electrical performance. Engineering the well with multiple implants and minimal thermal diffusion allows independent control of dopant levels throughout the depth of the well, and thus independent optimization of key MOSFET performance characteristics (Fig. 11). Device speed (carrier mobility, SID capacitance), inter-device leakage currents, V<sub>T</sub> control, punchthrough suppression, parasitic transistor effects, and soft error and latch-up resistance can be optimized almost independently by carefully positioned dopant peaks and valleys [41,42]. Low surface doping levels increase mobility and decrease capacitance. Heavier doping below the surface (retrograde doping) reduces minority carrier collection by reducing depletion widths, thus reducing soft errors and latch-up susceptibility [43-46]. This degree of design flexibility is not possible with diffused wells."

(Ex. 1012, p. 086)(Emphasis added)(Ex. 1002, ¶183). Nishi thus teaches to engineer wells "with multiple implants and minimal thermal diffusion", which results in multiple peaks in the dopant profile concentration, as shown in Fig. 11. (Ex. 1012, p. 086)(Ex. 1002, ¶183). Among other things, this allows better control of the threshold voltage of the transistor (" $V_T$ " in the quote above), allows for punch-

through suppression, and allows for hot carrier control, as shown in Nishi Fig. 11 and (as to  $V_T$  and punch-through suppression) taught expressly by Yamashita. (Ex. 1005, 21:55-61)(Ex. 1012, pp. 085-086)(Ex. 1002, ¶183). Nishi further teaches that having a lower dopant concentration at shallower depths in the transistor channel "increase[s] mobility and decrease[s] capacitance", while "[h]eavier doping below the surface (retrograde doping) reduces minority carrier collection...." (Ex. 1012, p. 086)(Ex. 1002, ¶183). To the extent desired, a POSITA could have used all four peaks shown in Nishi Fig. 11 in an obvious manner. (Ex. 1002, ¶183). These advantages (the ability to better control the transistor threshold voltage, punchtrough suppression, hot carrier control and increased transistor channel mobility, decreased minority carrier collection and decreased capacitance) would have been seen as valuable by a POSITA in the relevant timeframe, and would have rendered the combination obvious. (Ex. 1002, ¶183).

Furthermore, it would have been obvious to arrange the doping peak of Nishi in Yamashita specifically to aid the movement of carriers from the first and second active regions [or the surface] towards an area of the substrate where there are no active regions (applying the Patent Owner's construction, as explained above under Ground 1, element [1f]). (Ex. 1002, ¶184). This would have been obvious to a POSITA in order to achieve the threshold voltage control and hot carrier control, as shown in Fig. 11 of Nishi, reproduced again here with highlighting added:



(Ex. 1012, Fig. 11, p. 086)(Ex. 1002, ¶184). As Mr. Guidash explains, threshold voltage control can be provided by the gradient in the doping profile. (Ex. 1002, ¶184). This allows the designer a way to influence threshold voltage that is less coupled to punchthrough voltage. (Ex. 1012, p. 086)(Ex. 1002, ¶184). Such independent control over design parameters is an express goal of Nishi's modulated well. (Ex. 1012, p. 086)(Ex. 1002, ¶184). Furthermore, hot carriers (which can damage the transistor) are controlled by the right-hand slope of the first peak in Fig. 11, because they are aided away from the surface toward the substrate, where they cannot damage the transistor. (Ex. 1002, ¶184). Thus it would have been obvious to arrange the graded dopant profile in order **to aid carrier movement from the** 

# first and second active regions [or the surface] towards an area of the substrate where there are no active regions. (Ex. 1002, ¶184).

Finally, the technique suggested by Nishi was, in the relevant timeframe, a well-known (indeed, textbook) technique for improving exactly the type of transistors taught by Yamashita, and could have been used in Yamashita with no unpredictable results, and was thus obvious under *KSR*, 550 U.S. 398, 416-21 (2007). (Ex. 1002, ¶185).

#### **B.** Graham Factors

The Graham factors are the same as discussed under Grounds 1 and 2, with the exception that the relationship of the prior art to the claims is altered in this Ground.

### **C. Reasonable Expectation of Success**

A POSITA in the relevant timeframe would have had a reasonable expectation of success in implementing the transistor channel peak (and any other of Nishi's peaks in Fig. 11, as desired). As Mr. Guidash explained, the dopant profiles shown in Nishi were accomplished by ion implantation, which was a standard, predictable technique in the relevant timeframe. (Ex. 1002, ¶187).

#### **D.** Analogous Art

Nishi is analogous art because it is in the same field as the '014 patent (electronic and semiconductor devices) and as a handbook on manufacturing such devices, would have been highly relevant to the problems purportedly facing the

named inventors. (Ex. 1002, ¶188).

### E. Claim Mapping

The claim mapping is the same as described in Ground 2, except that the first and second active regions would have one (or more, if desired) additional at least one graded dopant concentration to aid carrier movement. (Ex. 1002, ¶189). These graded regions would be the additional peak as discussed above, present in the channels of transistors formed in both the retrograde p-well 8 and retrograde nwell 4. (Ex. 1002, ¶189). This peak is a graded dopant profile in each active region, which would have obviously and necessarily been to aid carrier movement from the first and second active regions towards an area of the substrate where there are no active regions (claim limitations [1f] and [21f]), as explained above in the section entitled Rationale (Motivation) Supporting Obviousness. (Ex. 1002, ¶189). The mapping for other elements of the independent or dependent claims does not change. (Ex. 1002, ¶189). In particular, the mapping for claims 9-12 and 28-30 (the language of which pertains to the graded dopant concentration) does not change if the graded region is at shallower depth. (Ex. 1002, ¶189).

#### **IV. DISCRETIONARY INSTITUTION**

#### A. The Board should not deny the petition under 35 U.S.C. §325(d)

The Board should not exercise its discretion to deny the petition. See Advanced Bionics, LLC v. MED-EL Elektromedizinische Geräte G.m.b.H., IPR2019-01469, Paper 6, \*8-9 (PTAB Feb. 13, 2020) (precedential).

72
The principal prior art references, Yamashita, Silverbrook, and Nishi, were not before the Office during the Examination the application leading to the '014 patent. (Ex. 1007).

Furthermore, the breadth of the claims in light of the prior art, combined with the strength of the prior art and the additional evidence presented in the petition would "warrant reconsideration of the prior art or arguments". *Becton, Dickinson,* at 17-18.

## B. The Board should not deny the petition under 35 U.S.C. §314(a)

Nor should the Board deny the petition under 35 U.S.C. §314(a) in view of the co-pending litigation between Greenthread, Dell and Intel (hereinafter the "West-Texas Litigation"). *See Apple Inc. v. Fintiv, Inc.*, IPR2020-00019, Paper 11 (PTAB Mar. 20, 2020)(precedential)("*Fintiv*").

The *Fintiv* factors weigh in favor of institution, as follows:

<u>Fintiv Factor 1</u> ("whether the court granted a stay or evidence exists that one may be granted if a proceeding is instituted"). None of the parties in the West-Texas Litigation have moved for a stay pending *inter partes* review, and it is unclear whether any party would. This factor is thus neutral.

<u>Fintiv Factor 2</u> ("proximity of the court's trial date to the Board's projected statutory deadline for a final written decision"): The trial date in the West-Texas Litigation is only tentatively set for 12/11/23, but the Court expects to revisit that

date at the conclusion of the claim construction hearing. (Ex. 1019, p. 3)("[t]he Court expects to set this date [December 11, 2023] at the conclusion of the Markman Hearing"). At least three other *patent* cases have also been assigned the same trial date in the same courtroom before the same judge (Exs. 1021-1023), meaning that the provisional date is unlikely to hold. The district has a median 28.3 months to jury trial in civil cases, which would result in a jury trial in approximately June 2024, approximately concurrent with the Board's likely Final Written Decision in this matter. (Ex. 1020, p. 037). *See Interim Procedure for Discretionary Denials in AIA Postgrant Proceedings with Parallel District Court Litigation*, USPTO, June 21, 2022, p. 8.<sup>2</sup>

This factor thus weighs in favor of institution.

**Fintiv Factor 3** ("investment in the parallel proceeding by the court and the parties"): In the parallel proceeding, discovery has not yet begun (Ex. 1009, p. 2), the parties have begun, but not completed, Markman proceedings, and the parties have not yet filed motions for summary judgment. (Ex. 1019). This factor thus favors institution.

Fintiv Factor 4 ("overlap between issues raised in the petition and in the

<sup>&</sup>lt;sup>2</sup> https://www.uspto.gov/sites/default/files/documents/interim\_proc\_discretionary\_ denials\_aia\_parallel\_district\_court\_litigation\_memo\_20220621\_.pdf

*parallel proceeding*"): Defendants in the West-Texas litigation have asserted a wide variety of prior art in preliminary invalidity contentions, including Yamashita, Nishi and Kenney. However, it is likely that these references would need to be narrowed before trial, and it is thus too early to determine the extent of overlap of any trial. This factor is thus neutral.

<u>Fintiv Factor 5</u> ("whether the petitioner and the defendant in the parallel proceeding are the same party"):

While the Dell RPIs are parties to the litigation, the Sony RPIs are not. Moreover, Greenthread made no allegations against Sony Products until April 29, 2022, several months after filing its action. (Ex. 1015)(Ex. 1016, ¶¶18, 60, 76-81, 102, 110, 118, 126). The Sony RPIs sell accused products to entities other than entities accused in the West-Texas Litigation (*e.g.*, Ex. 1028), and thus have an independent interest in the proceeding. This factor thus weighs in favor of institution.

<u>Fintiv Factor 6</u> ("other circumstances that impact the Board's exercise of discretion, including the merits."): The merits of the petition are compelling, and the Board should institute on this basis alone. See Interim Procedure for Discretionary Denials, p. 8.

## V. CONCLUSION

Petitioner thus respectfully requests that claims 1-30 of the '014 patent be

canceled.

|                                | -                                   |
|--------------------------------|-------------------------------------|
| Date: <u>December 12, 2022</u> | /Matthew A. Smith/ (RN 49,003)      |
|                                | Matthew A. Smith                    |
|                                | SMITH BALUCH LLP                    |
|                                | 700 Pennsylvania Ave. SE, 2nd Floor |
|                                | Washington, DC 20003                |
|                                | (202) 669-6207                      |
|                                | smith@smithbaluch.com               |
|                                |                                     |
|                                | Counsel for Petitioner              |

## **CERTIFICATE OF SERVICE**

The undersigned hereby certifies that the foregoing petition for *inter partes* review, together with all exhibits and other documents filed therewith, was served by Priority Mail - Express on December 12, 2022, on the Patent Owner's counsel of record at the United States Patent & Trademark Office having the following address:

MUNCK WILSON MANDALA L.L.P P.O. Drawer 800889 DALLAS, TX UNITED STATES

Date: <u>December 12, 2022</u>

/Matthew A. Smith/ (RN 49,003)

## **CERTIFICATE OF WORD COUNT**

The undersigned hereby certifies that the foregoing petition for *inter partes* review contains 11,643 words according to the word processing program used to prepare it.

Date: <u>December 12, 2022</u>

/Matthew A. Smith/ (RN 49,003)