## **APPENDIX C-1** ## C-1: The CIS Accused Products with the Dual PD Feature Infringe the Asserted Claims of U.S. Patent No. 10,468,543 (the "'543 Patent") W&W provides the following chart pursuant to Patent Local Rule 3-1(c) regarding infringement of the Asserted Claims of the '543 Patent, i.e., Claims 1, 3, 7, 9, 10, 16, 20, 24, 26, 28, 29, 30, and 32, by Samsung's CIS Accused Products with the Dual PD feature, as defined and described in W&W's infringement contentions cover disclosure to which this chart is appended ("Cover Disclosure"). CIS Accused Products as used in this chart refers to all CIS Accused Products with the Dual PD feature, including the following Samsung ISOCELL models, as described in Section II of the Cover Disclosure: HP2 (S5KHP2), HPX (S5KHPX), HP3 (S5KHP3), HP1 (S5KHP1), HM6 (S5KHM6), HM3 (S5KHM3), HM2 (S5KHM2), HMX (S5KHMX), HM1 (S5KHM1), GWB (S5KGWB), GW3 (S5KGW3), GW2 (S5KGW2), GW1 (S5KGW1), GN9 (S5KGN9), GN5 (S5KGN5), GN3 (S5KGN3), GN2 (S5KGN2), GN1 (S5KGN1), JN1 (S5KJN1), GM5 (S5KGM5), GM2 (S5KGM2), GH1 (S5KGH1), JD1 (S5KJD1), 2L3 (SAK2L3, S5K2L3), 2L1 (S5K2L1), 2L2 (S5K2L2), 2L4 (SAK2L4, S5K2L4), 2L7 (S5K2L7), 2L8 (S5K2L8), 3LU (S5K3LU), GN8 (S5KGN8), HP9 (S5KHP9), GNJ (S5KGNJ), JN5 (S5KJN5), and GNK (S5KGNK). *See* WWSENS 005094-005505 (documents showing that each of these ISOCELL models includes the Dual PD feature). These product models include the same technology and function the same with respect to the Asserted Claims, as explained in further detail in Section II of the Cover Disclosure. Accordingly, to the extent this chart identifies or describes a particular model of the CIS Accused Products, including Samsung's ISOCELL GN3, such model is used as an example of a CIS Accused Product with the Dual PD feature and is representative in relevant part of the CIS Accused Products that include the Dual PD feature. As such, the analysis in this chart applies to all CIS Accused Products with the Dual PD feature, as well as all CIS Accused End Products that include a CIS Accused Product with the Dual PD feature. | Ref. | 10,468,543 | CIS Accused Products (Dual PD Feature) | |---------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Claim Element | | | 1 [pre] | A single-chip device comprising | Samsung's CIS Accused Products with the Dual PD Feature are CMOS image sensors built on a single ship and are, therefore single-chip devices. | | | | Samsung's CIS Accused Products implement a dual-photodiode architecture that operates as one photodiode. For example, for each pixel there are two photodiodes under a micro-lens (μ-lens). These photodiodes share the same circuitry. When these two photodiodes are used in autofocusing mode, the difference in the signal strengths detected by the photodiodes is sent to output memory. These two photodiodes individually do not engage in image acquisition. When these two photodiodes are used in the image acquisition mode, they are used together with transmission gates TG_L and TG_R, both turned on simultaneously so that the charges stored in the photodiodes are transferred out. In the image acquisition mode, these two photodiodes operate as one pixel under one μ-lens. | | | | For each autofocusing reading, the objective is to detect the difference between the charges stored in the two photodiodes under each $\mu$ -lens. <i>See</i> WWSENS004619-WWSENS004622 at 4621 ("[E]ach and every pixel of the Dual Pixel image sensor is capable of detecting phase differences of perceived light for significantly faster auto-focus."). If the image is precisely focused on the CMOS image sensor, the left and the right photodiodes should detect the same amount of the signal. This is how the camera system performs the autofocusing. "[T]he disparity between left and right PD signals is used for the phase detection auto-focus (AF) data and the sum signal of them is used as the output image data." WWSENS004623-WWSENS004626 at 4624. Thus, when the CIS operates as an image sensor, it uses the sum of the signal of the two photodiodes within a single pixel (or photodetector). Therefore, each $\mu$ -lens operates as one pixel, or one photodetector, when the camera acquires a focused image. | | 1.a | an integrated combination<br>of a microstructure-<br>enhanced photodetector<br>(MSPD) | Samsung's CIS Accused Products are an integrated combination of a microstructure-enhanced photodetector (MSPD). This is because Samsung's CIS Accused Products are CMOS image sensors that convert light (optical input) to an electrical output. For example, as confirmed by the ICFA lab analysis and shown below, the pixels of Samsung's GN3 are separated by deep trenches (DTI) into a laterally extending array of pillars. The pillars with microstructure-enhanced photodetectors (MSPD) have shallow trenches filled with dielectric material, which are microstructures to enhance photo sensitivity (performing the photodetector operation). | WWSENS004710-WWSENS004753 at 4751 (TEM showing VTG's (vertical transfer gates) are integrated into the photodetector; the p-contact and n-contact facilitate reverse biasing of the photodetector). Additionally, as shown in Figure 3 below, there are two separate portions of active electronics. WWSENS004623-WWSENS004626 at 4623. The first portion is located in each pixel on the top chip and the second portion is located in the bottom chip. These two chips are manufactured separately using different technologies and subsequently bonded together for an integrated combination. WWSENS004710-WWSENS004753 at 4733 (SEM showing the active circuitry at the bottom chip). | 1.a.4 | and configured to receive an optical input that in cross-section is substantially continuous spatially, | Samsung's CIS Accused Products are configured to receive an optical input that in cross-section is substantially continuous because each pixel has a μ-lens to focus light to the input portion of the MSPD, which is substantially continuous spatially, as illustrated below. Micro-lens Metal grid Micro-lens Metal grid WWSENS004710-WWSENS004753 at 4723 (annotated to illustrate the effect of the μ-lenses to focus the light rays to the MSPDs). | |-------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.a.5 | convert the optical input to an electrical output, | Samsung's CIS Accused Products convert the optical input to an electrical output because they are CMOS image sensors. The MSPD absorbs the input light and generates electrical current. The image below generally shows that when a photodetector absorbs a photon, it generates electrical current due to the photoelectric effect. | | | | photon 2 electron | |-------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | hole | | | | WWSENS 007748-WWSENS 007754 at 7748; WWSENS 007762. | | 1.a.6 | and process the electrical output into a processed output, | Samsung's CIS Accused Products process the electrical output into a processed output because, for example, the circuitry of Samsung's GN3 processes the photo-generated charges into a processed output, as explained by Figure 3 in Samsung's 2020 2PD Article below: | | | | This region is in between the first and second doped semiconductor materials, thereby making it an intermediate region. The image below illustrates an intermediate region as the absorption region. WWSENS004710-WWSENS004753 at 4748. The absorption region is an intermediate region, shown in pink, as it is in between a first region, shown in blue, and a second region, shown in yellow. | |-------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Deep Trench SCM N type lower doping concentration N type higher doping concentration Shallow Trench Rear Main Camera => SCM Images www.ICFaillureAnalysis.com ICFA-1265_Sam S23 FE_Final-B WWSENS004710-WWSENS004753 at 4748 (SCM images showing doping profile inside the pillars). | | 1.b.2 | a first region at one side of<br>the intermediate region, | Samsung's CIS Accused Products has a first region at one side of the intermediate region. For example, the p-region, shown below in blue, is at one side of the intermediate region, which provides the ground potential. WWSENS004710-WWSENS004753 at 4748. | | | | Deep Trench SCM Deep Trench N. type lover doping concentration N. type higher doping concentration Shallow Trench Rear Main Camera => SCM Images ICFA-1285_Sam 523 FE_Final-B WWSENS004710-WWSENS004753 at 4748 (SCM images showing doping profile inside the pillars). | |-------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.b.4 | wherein: each of the regions comprises Silicon, Germanium, or an alloy thereof; | In Samsung's CIS Accused Products, each of the first and second doped semiconductor materials are intermediate semiconductor material comprising silicon. | | 1.b.5 | at least one of said<br>regions, and an optional<br>overlying covering region,<br>have holes intentionally<br>formed therein | In Samsung's CIS Accused Products, the first region and the second region have holes (shallow trenches) that are fabricated extending in directions transverse to the regions, as shown below. WWSENS004710-WWSENS004753 at 4723. | | 1.b.7 | the intermediate region [1b.1] comprises a material that is less doped than at least one of the first [1b.2] and second regions [1b.3] or is undoped, wherein the degree of doping is the same or different for different positions in the intermediate region; | In Samsung's CIS Accused Products, the intermediate semiconductor material [1b.1] is less doped than at least one of the first [1b.2] and second [1b.3] doped regions. WWSENS004710-WWSENS004753 at 4748. As shown in the image below, the intermediate region (shown in pink) is less doped than the first region, shown in blue, and the second region, shown in yellow. As further shown by the image below, the degree of doping is the same or different for different positions in the intermediate region. The first region is the same or different for different positions in the intermediate region. The first region is the same or different for different positions in the intermediate region. The first region is the same or different for different for different for different positions in the intermediate region. The first region is the same or different for diff | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.b.8 | an input portion<br>configured to concurrently<br>receive at a plurality of<br>said holes [1b.5] said<br>optical input that has said | In Samsung's CIS Accused Products, the focused light rays (optical input) enter the photo-detecting regions having holes (shallow trenches) fabricated therein (input portion), as shown below. WWSENS004710-WWSENS004753 at 4723. As further shown below, the light rays have a substantially continuous cross-section. | | | substantially continuous cross-section; | WWSENS004710-WWSENS004753 at 4723 (annotated to illustrate the effect of the μ-lenses to focus the light rays to the MSPDs). | |-------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.b.9 | and an output portion<br>configured to provide said<br>electrical output from the<br>MSPD; | In Samsung's CIS Accused Products comprise wherein: an output portion configured to provide the electrical output from the MSPD because after light enters the photo-detecting regions, it is converted into (photo-generated charges, electrical output). WWSENS004623-WWSENS004626 at 4623. For example, the circuitry of Samsung's GN3 processes the photo-generated charges into a processed output, as explained by Figure 3 in Samsung's 2020 2PD Article. | Fig. 3. Column ADC with timing diagram. WWSENS004623-WWSENS004626 at 4623 (schematics of pixel circuit and other active electronics to perform processing of the electrical output from the detector). As further evidence, GN3's circuitry turns off the Reset Gate (RS) and Transfer Gate (TG\_L or TG\_R), such that photo-generated charges are swept by the electrical field, causing the positively charged holes to move to N-sub and the negatively charged electrons to move to the cathode of the MSPD. | | | WWSENS004710-WWSENS004753 at 4751 (TEM showing VTG's (vertical transfer gates) are integrated into the photodetector). | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.c.2 | and the active electronic circuit [1a.2] on or in said single substrate is configured to process the electrical output from the MSPD by applying thereto: | In Samsung's CIS Accused Products the active electronic circuit is configured to process the electrical output from the , as shown in the circuit diagram below. | 1.c.3 amplification to form said processed output from the single-chip device; Samsung's CIS Accused Products amplify the output from the device. As shown in Figure 3 of Samsung's 2020 2PD Article, the circuitry turns on the Transfer Gate (TG\_L or TG\_R) only, such that the photogenerated charges are transferred to the gate of the source-follower circuit and the current is amplified. WWSENS004623-WWSENS004626 at 4623. Fig. 3. Column ADC with timing diagram. WWSENS004623-WWSENS004626 at 4623 (schematics of pixel circuit and other active electronics to perform processing of the electrical output from the detector). 1.c.4 processing other than or in addition to amplification to form said processed output from the single-chip device; In addition to the amplification discussed above, Samsung's CIS Accused Products perform further processing to form the output. WWSENS004623-WWSENS004626 at 4623. For example, the controls of the reset transistor (RG) and the transfer transistors (TG\_L, TG\_R) determine the integration of the photo-generated current by the following sequence of operations: - the reset transistor brings the gate voltage of the amplified to VDDA during the reset period; - at the same time, reverse bias voltage is applied to the MSPD. After being reset, the transfer transistor (transfer gate) discharges the gate capacitor of the amplifier according to the photogenerated current in MSPD; and - when the transfer transistor is turned off (after an integration time period), the discharging stops. The amount of the change of the gate voltage of the amplifier is proportional to the photocurrent multiplied by the integration time. WWSENS004623-WWSENS004626 at 4623 (schematics of pixel circuit, annotated with claim elements of Claim 1 of the '700 Patent). In Samsung's CIS Accused Products, the output is routed to one or more selected destinations. 1.c.5 and routing to one or more selected destinations; WWSENS004623-WWSENS004626 at 4623. The row driving signal (1c.6) coupled to the select switch determines which pixel in a column is read to the column output. By sequentially turning on the select transistor of each cell row by row, the data of each row in the same column can be read out one by one. (1a.2) Active circuit (1c.4) processing Pixel on the top chip (1a.6) Processed output **VDDA** VPIXO TSV (1b.9) Output of MSPD TG\_L\_ TG\_R\_ (1c.3) amplification (1a.5) convert optical PD PD (1c.5) Routing input to electrical output μ-lens **▼**Nsub (1a) MSPD (1c.6) communication channel WWSENS004623-WWSENS004626 at 4623 (schematics of pixel circuit, annotated with claim elements of Claim 1 of the '700 Patent). | 1.c.6 | and a communication channel on or in said single-chip device, configured to deliver the electrical output from the MSPD to the active electronic circuit. | In Samsung's CIS Accused Products, a communication channel delivers the electrical output from the MSPD to the active electronic circuit. The row driving signal is a communication channel, driven by a timing control circuit to select a row of pixels to be read to off-chip column analog-to-digital converter via column metal trace VPIXO, as shown in the figure below. (1a.2) Active circuit (1a.5) Processed output (1a.5) convert optical input to electrical output (1a.5) convert optical input to electrical output (1a.6) Processed output (1a.5) Routing (1a.6) Routing (1a.6) Routing (1a.6) Routing | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | The single-chip device of claim 1, in which said active electronic circuit is at least partly inside said substrate. | In Samsung's CIS Accused Products, the active electronic circuit is at least partly inside the substrate. This is because CMOS devices are fabricated with conducting channels inside the substrate, and the gate, source, drain electrodes and interconnect metals above the substrate, as shown below. | The single-chip device of claim 1, in which said holes are present in said intermediate region as well as in at least one of the first and second regions. The holes of Samsung's CIS Accused Products are present in the intermediate, first, and second regions. As shown in the SCM images below, the shallow trench and deep trenches penetrate the blue, pink and yellow regions, which correspond to those regions. WWSENS004710-WWSENS004753 at 4748. WWSENS004710-WWSENS004753 at 4748 (SCM images showing doping profile inside the pillars). | 16 | The single-chip device of | The holes in Samsung's CIS Accused have sidewalls that slope in planes transverse to the | |----|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | claim 1, in which at least | regions discussed above. As shown below, the sidewalls of the shallow trenches are | | | some of said holes have | perpendicular to the semiconductor regions which are horizontal. WWSENS004710- | | | sidewalls that slope in | WWSENS004753 at 4720. | | | planes transverse to said | | | | regions. | Photographs Color Filter 1 Color Filter 2 Silicon Dielectric 794.0 nm (¢s) | | | | Shallow Trench | | | | | | | | | | | | Deep Trench | | | | O TARABARA A | | | | 8 | | | | mag WD HFW 5 μm Sear Main Camera => CUT-3 => Measurements www.ICFailureAnalysis.com ICFA-1265_Sam S23 FE_Final-B 07/12/2024 | | | | WWSENS004710-WWSENS004753 at 4720 (showing shallow trenches have sidewalls in the | | | | vertical (transverse) direction). | | 20 | The single-chip device of claim 1, in which the holes are at least partly filled with a dielectric material. | As discussed for Claim 7, the holes contain Si <sub>x</sub> O, which is a dielectric material. | | | | | The single-chip device of claim 1, in which said MSPD further comprises ohmic contacts configured for reverse-biasing the MSPD. The MSPD of Samsung's CIS Accused Products includes ohmic contacts configured for reverse-biasing the MSPD. As shown below, the annotated n- and p- contacts are designed to have very low contact resistance (meaning they are ohmic contacts). The p-contact and n-contact facilitate reverse biasing of the photodetector. WWSENS004710-WWSENS004753 at 4751 (TEM showing VTG's (vertical transfer gates) are integrated into the photodetector). The single-chip device of claim 1, further comprising a light guide to said MSPD for directing said optical input thereto, and electrical contacts from the active electronic circuit configured to carry said processed output out of the single-chip device. Samsung's CIS Accused Products include a light guide for directing the optical input and electrical contacts from the active electronic circuit configured to carry the processed output. The micro-lens directs the input light toward the center of the MSPD, thereby guiding the light, to avoid the metal grid. WWSENS004710-WWSENS004753 at 4723. This blocks the light and the p- and n- contacts conduct currents from the MSPD controlled by the gate signals to the VTGs. WWSENS004710-WWSENS004753 at 4751. WWSENS004710-WWSENS004753 at 4723 (annotated to illustrate the effect of the mulenses to focus the light rays to the MSPDs). at least two of said MSPDs are configured to respond to different wavelength ranges that are within said optical input. ## Shoot at the Resolution You Need Do you think that all pictures need to be 200 million pixels? With the versatile ISOCELL, you don't need to worry. Specially designed with the Tetra<sup>2</sup>pixel technology, the ISOCELL HP2 within the Galaxy S23 Ultra ensures optimal quality by giving users resolutions from which to choose. It combines up to 16 individual pixels together into one, which then operates as one big pixel. Thus, the ISOCELL HP2 sensor provides 200MP, 50MP and 12MP output options that allow the user to change resolution depending on their needs. In its default mode, the ISOCELL HP2 produces a 12MP image by merging 16 pixels into one big pixel. When you need a photo that has ultra-high quality, you can choose 200MP mode and the ISOCELL HP2 produces the image with rich details. WWSENS005064-WW005072 at 5068. 40 29 The single-chip device of claim 1, further comprising one or more additional MSPDs on or in said single substrate, one or more additional active electronic circuits on or in the said single substrate, and one or more additional communication channels configured to supply electrical outputs from the MSPDs to the one or more of the active electronic circuits. Samsung's CIS Accused Products include additional MSPDs, active electronic circuits, and communication channels configured to supply electrical outputs from the MSPDs to the active electronic circuits. As shown below, Samsung's CIS Accused Products have more than one million photoreactors (pixels) to create raster color images, each of which has an MSPD, active electronic circuit, and communication channel on the substrate. WWSENS004710-WWSENS004753 at 4720 (annotated to show MSPDs on the single substrate). The single-chip device of claim 1, further comprising one or more additional active electronic circuits that are formed on or in the said single substrate. Samsung's CIS Accused Products include additional active electronic circuits that are formed on the said single substrate. As shown below, a second chip containing active electronics circuits is bonded to the MSPD. WWSENS004710-WWSENS004753 at 4720 (annotated to show additional active circuit formed on the single substrate). | 32 | The single-chip device of claim 1, further | See discussion of Claim 30. The second chip contains active CMOS electronic circuits. | |----|--------------------------------------------|---------------------------------------------------------------------------------------| | | comprising one or more | | | | additional active electronic | | | | circuits that are formed on | | | | or in the said single | | | | substrate and comprise | | | | one or more of CMOS, | | | | BiCMOS, and bipolar | | | | active devices. | |